cregit-Linux how code gets into the kernel

Release 4.11 arch/arm/mach-omap2/prminst44xx.c

/*
 * OMAP4 PRM instance functions
 *
 * Copyright (C) 2009 Nokia Corporation
 * Copyright (C) 2011 Texas Instruments, Inc.
 * Paul Walmsley
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/errno.h>
#include <linux/err.h>
#include <linux/io.h>

#include "iomap.h"
#include "common.h"
#include "prcm-common.h"
#include "prm44xx.h"
#include "prm54xx.h"
#include "prm7xx.h"
#include "prminst44xx.h"
#include "prm-regbits-44xx.h"
#include "prcm44xx.h"
#include "prcm43xx.h"
#include "prcm_mpu44xx.h"
#include "soc.h"


static void __iomem *_prm_bases[OMAP4_MAX_PRCM_PARTITIONS];


static s32 prm_dev_inst = PRM_INSTANCE_UNKNOWN;

/**
 * omap_prm_base_init - Populates the prm partitions
 *
 * Populates the base addresses of the _prm_bases
 * array used for read/write of prm module registers.
 */

void omap_prm_base_init(void) { _prm_bases[OMAP4430_PRM_PARTITION] = prm_base; _prm_bases[OMAP4430_PRCM_MPU_PARTITION] = prcm_mpu_base; }

Contributors

PersonTokensPropCommitsCommitProp
R Sricharan1257.14%150.00%
Paul Walmsley942.86%150.00%
Total21100.00%2100.00%


s32 omap4_prmst_get_prm_dev_inst(void) { return prm_dev_inst; }

Contributors

PersonTokensPropCommitsCommitProp
Nishanth Menon990.00%150.00%
Tero Kristo110.00%150.00%
Total10100.00%2100.00%


void omap4_prminst_set_prm_dev_inst(s32 dev_inst) { prm_dev_inst = dev_inst; }

Contributors

PersonTokensPropCommitsCommitProp
Tero Kristo866.67%150.00%
Nishanth Menon433.33%150.00%
Total12100.00%2100.00%

/* Read a register in a PRM instance */
u32 omap4_prminst_read_inst_reg(u8 part, s16 inst, u16 idx) { BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS || part == OMAP4430_INVALID_PRCM_PARTITION || !_prm_bases[part]); return readl_relaxed(_prm_bases[part] + inst + idx); }

Contributors

PersonTokensPropCommitsCommitProp
Paul Walmsley4397.73%150.00%
Victor Kamensky12.27%150.00%
Total44100.00%2100.00%

/* Write into a register in a PRM instance */
void omap4_prminst_write_inst_reg(u32 val, u8 part, s16 inst, u16 idx) { BUG_ON(part >= OMAP4_MAX_PRCM_PARTITIONS || part == OMAP4430_INVALID_PRCM_PARTITION || !_prm_bases[part]); writel_relaxed(val, _prm_bases[part] + inst + idx); }

Contributors

PersonTokensPropCommitsCommitProp
Paul Walmsley4797.92%150.00%
Victor Kamensky12.08%150.00%
Total48100.00%2100.00%

/* Read-modify-write a register in PRM. Caller must lock */
u32 omap4_prminst_rmw_inst_reg_bits(u32 mask, u32 bits, u8 part, s16 inst, u16 idx) { u32 v; v = omap4_prminst_read_inst_reg(part, inst, idx); v &= ~mask; v |= bits; omap4_prminst_write_inst_reg(v, part, inst, idx); return v; }

Contributors

PersonTokensPropCommitsCommitProp
Paul Walmsley5698.25%150.00%
Benoît Cousson11.75%150.00%
Total57100.00%2100.00%

/** * omap4_prminst_is_hardreset_asserted - read the HW reset line state of * submodules contained in the hwmod module * @rstctrl_reg: RM_RSTCTRL register address for this module * @shift: register bit shift corresponding to the reset line to check * * Returns 1 if the (sub)module hardreset line is currently asserted, * 0 if the (sub)module hardreset line is not currently asserted, or * -EINVAL upon parameter error. */
int omap4_prminst_is_hardreset_asserted(u8 shift, u8 part, s16 inst, u16 rstctrl_offs) { u32 v; v = omap4_prminst_read_inst_reg(part, inst, rstctrl_offs); v &= 1 << shift; v >>= shift; return v; }

Contributors

PersonTokensPropCommitsCommitProp
Benoît Cousson44100.00%1100.00%
Total44100.00%1100.00%

/** * omap4_prminst_assert_hardreset - assert the HW reset line of a submodule * @rstctrl_reg: RM_RSTCTRL register address for this module * @shift: register bit shift corresponding to the reset line to assert * * Some IPs like dsp, ipu or iva contain processors that require an HW * reset line to be asserted / deasserted in order to fully enable the * IP. These modules may have multiple hard-reset lines that reset * different 'submodules' inside the IP block. This function will * place the submodule into reset. Returns 0 upon success or -EINVAL * upon an argument error. */
int omap4_prminst_assert_hardreset(u8 shift, u8 part, s16 inst, u16 rstctrl_offs) { u32 mask = 1 << shift; omap4_prminst_rmw_inst_reg_bits(mask, mask, part, inst, rstctrl_offs); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Benoît Cousson40100.00%1100.00%
Total40100.00%1100.00%

/** * omap4_prminst_deassert_hardreset - deassert a submodule hardreset line and * wait * @shift: register bit shift corresponding to the reset line to deassert * @st_shift: status bit offset corresponding to the reset line * @part: PRM partition * @inst: PRM instance offset * @rstctrl_offs: reset register offset * @rstst_offs: reset status register offset * * Some IPs like dsp, ipu or iva contain processors that require an HW * reset line to be asserted / deasserted in order to fully enable the * IP. These modules may have multiple hard-reset lines that reset * different 'submodules' inside the IP block. This function will * take the submodule out of reset and wait until the PRCM indicates * that the reset has completed before returning. Returns 0 upon success or * -EINVAL upon an argument error, -EEXIST if the submodule was already out * of reset, or -EBUSY if the submodule did not exit reset promptly. */
int omap4_prminst_deassert_hardreset(u8 shift, u8 st_shift, u8 part, s16 inst, u16 rstctrl_offs, u16 rstst_offs) { int c; u32 mask = 1 << shift; u32 st_mask = 1 << st_shift; /* Check the current status to avoid de-asserting the line twice */ if (omap4_prminst_is_hardreset_asserted(shift, part, inst, rstctrl_offs) == 0) return -EEXIST; /* Clear the reset status by writing 1 to the status bit */ omap4_prminst_rmw_inst_reg_bits(0xffffffff, st_mask, part, inst, rstst_offs); /* de-assert the reset control line */ omap4_prminst_rmw_inst_reg_bits(mask, 0, part, inst, rstctrl_offs); /* wait the status to be set */ omap_test_timeout(omap4_prminst_is_hardreset_asserted(st_shift, part, inst, rstst_offs), MAX_MODULE_HARDRESET_WAIT, c); return (c == MAX_MODULE_HARDRESET_WAIT) ? -EBUSY : 0; }

Contributors

PersonTokensPropCommitsCommitProp
Benoît Cousson10689.08%133.33%
Tero Kristo1310.92%266.67%
Total119100.00%3100.00%


void omap4_prminst_global_warm_sw_reset(void) { u32 v; s32 inst = omap4_prmst_get_prm_dev_inst(); if (inst == PRM_INSTANCE_UNKNOWN) return; v = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, inst, OMAP4_PRM_RSTCTRL_OFFSET); v |= OMAP4430_RST_GLOBAL_WARM_SW_MASK; omap4_prminst_write_inst_reg(v, OMAP4430_PRM_PARTITION, inst, OMAP4_PRM_RSTCTRL_OFFSET); /* OCP barrier */ v = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION, inst, OMAP4_PRM_RSTCTRL_OFFSET); }

Contributors

PersonTokensPropCommitsCommitProp
Benoît Cousson4573.77%125.00%
Nishanth Menon1118.03%125.00%
Lokesh Vutla34.92%125.00%
Rajendra Nayak23.28%125.00%
Total61100.00%4100.00%


Overall Contributors

PersonTokensPropCommitsCommitProp
Benoît Cousson23945.09%215.38%
Paul Walmsley19536.79%17.69%
Nishanth Menon305.66%17.69%
Tero Kristo234.34%323.08%
R Sricharan203.77%17.69%
Rajendra Nayak112.08%17.69%
Lokesh Vutla61.13%17.69%
Tony Lindgren40.75%215.38%
Victor Kamensky20.38%17.69%
Total530100.00%13100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.