cregit-Linux how code gets into the kernel

Release 4.11 drivers/clk/at91/clk-master.c

Directory: drivers/clk/at91
/*
 *  Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 */

#include <linux/clk-provider.h>
#include <linux/clkdev.h>
#include <linux/clk/at91_pmc.h>
#include <linux/of.h>
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>

#include "pmc.h"


#define MASTER_SOURCE_MAX	4


#define MASTER_PRES_MASK	0x7

#define MASTER_PRES_MAX		MASTER_PRES_MASK

#define MASTER_DIV_SHIFT	8

#define MASTER_DIV_MASK		0x3


struct clk_master_characteristics {
	
struct clk_range output;
	
u32 divisors[4];
	
u8 have_div3_pres;
};


struct clk_master_layout {
	
u32 mask;
	
u8 pres_shift;
};


#define to_clk_master(hw) container_of(hw, struct clk_master, hw)


struct clk_master {
	
struct clk_hw hw;
	
struct regmap *regmap;
	
const struct clk_master_layout *layout;
	
const struct clk_master_characteristics *characteristics;
};


static inline bool clk_master_ready(struct regmap *regmap) { unsigned int status; regmap_read(regmap, AT91_PMC_SR, &status); return status & AT91_PMC_MCKRDY ? 1 : 0; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon35100.00%1100.00%
Total35100.00%1100.00%


static int clk_master_prepare(struct clk_hw *hw) { struct clk_master *master = to_clk_master(hw); while (!clk_master_ready(master->regmap)) cpu_relax(); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon3594.59%266.67%
Alexandre Belloni25.41%133.33%
Total37100.00%3100.00%


static int clk_master_is_prepared(struct clk_hw *hw) { struct clk_master *master = to_clk_master(hw); return clk_master_ready(master->regmap); }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon29100.00%2100.00%
Total29100.00%2100.00%


static unsigned long clk_master_recalc_rate(struct clk_hw *hw, unsigned long parent_rate) { u8 pres; u8 div; unsigned long rate = parent_rate; struct clk_master *master = to_clk_master(hw); const struct clk_master_layout *layout = master->layout; const struct clk_master_characteristics *characteristics = master->characteristics; unsigned int mckr; regmap_read(master->regmap, AT91_PMC_MCKR, &mckr); mckr &= layout->mask; pres = (mckr >> layout->pres_shift) & MASTER_PRES_MASK; div = (mckr >> MASTER_DIV_SHIFT) & MASTER_DIV_MASK; if (characteristics->have_div3_pres && pres == MASTER_PRES_MAX) rate /= 3; else rate >>= pres; rate /= characteristics->divisors[div]; if (rate < characteristics->output.min) pr_warn("master clk is underclocked"); else if (rate > characteristics->output.max) pr_warn("master clk is overclocked"); return rate; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon164100.00%2100.00%
Total164100.00%2100.00%


static u8 clk_master_get_parent(struct clk_hw *hw) { struct clk_master *master = to_clk_master(hw); unsigned int mckr; regmap_read(master->regmap, AT91_PMC_MCKR, &mckr); return mckr & AT91_PMC_CSS; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon42100.00%2100.00%
Total42100.00%2100.00%

static const struct clk_ops master_ops = { .prepare = clk_master_prepare, .is_prepared = clk_master_is_prepared, .recalc_rate = clk_master_recalc_rate, .get_parent = clk_master_get_parent, };
static struct clk_hw * __init at91_clk_register_master(struct regmap *regmap, const char *name, int num_parents, const char **parent_names, const struct clk_master_layout *layout, const struct clk_master_characteristics *characteristics) { struct clk_master *master; struct clk_init_data init; struct clk_hw *hw; int ret; if (!name || !num_parents || !parent_names) return ERR_PTR(-EINVAL); master = kzalloc(sizeof(*master), GFP_KERNEL); if (!master) return ERR_PTR(-ENOMEM); init.name = name; init.ops = &master_ops; init.parent_names = parent_names; init.num_parents = num_parents; init.flags = 0; master->hw.init = &init; master->layout = layout; master->characteristics = characteristics; master->regmap = regmap; hw = &master->hw; ret = clk_hw_register(NULL, &master->hw); if (ret) { kfree(master); hw = ERR_PTR(ret); } return hw; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon16985.35%250.00%
Stephen Boyd2713.64%125.00%
David Dueck21.01%125.00%
Total198100.00%4100.00%

static const struct clk_master_layout at91rm9200_master_layout = { .mask = 0x31F, .pres_shift = 2, }; static const struct clk_master_layout at91sam9x5_master_layout = { .mask = 0x373, .pres_shift = 4, };
static struct clk_master_characteristics * __init of_at91_clk_master_get_characteristics(struct device_node *np) { struct clk_master_characteristics *characteristics; characteristics = kzalloc(sizeof(*characteristics), GFP_KERNEL); if (!characteristics) return NULL; if (of_at91_get_clk_range(np, "atmel,clk-output-range", &characteristics->output)) goto out_free_characteristics; of_property_read_u32_array(np, "atmel,clk-divisors", characteristics->divisors, 4); characteristics->have_div3_pres = of_property_read_bool(np, "atmel,master-clk-have-div3-pres"); return characteristics; out_free_characteristics: kfree(characteristics); return NULL; }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon94100.00%1100.00%
Total94100.00%1100.00%


static void __init of_at91_clk_master_setup(struct device_node *np, const struct clk_master_layout *layout) { struct clk_hw *hw; unsigned int num_parents; const char *parent_names[MASTER_SOURCE_MAX]; const char *name = np->name; struct clk_master_characteristics *characteristics; struct regmap *regmap; num_parents = of_clk_get_parent_count(np); if (num_parents == 0 || num_parents > MASTER_SOURCE_MAX) return; of_clk_parent_fill(np, parent_names, num_parents); of_property_read_string(np, "clock-output-names", &name); characteristics = of_at91_clk_master_get_characteristics(np); if (!characteristics) return; regmap = syscon_node_to_regmap(of_get_parent(np)); if (IS_ERR(regmap)) return; hw = at91_clk_register_master(regmap, name, num_parents, parent_names, layout, characteristics); if (IS_ERR(hw)) goto out_free_characteristics; of_clk_add_hw_provider(np, of_clk_hw_simple_get, hw); return; out_free_characteristics: kfree(characteristics); }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon15291.57%233.33%
Stephen Boyd95.42%233.33%
Dinh Nguyen42.41%116.67%
Geert Uytterhoeven10.60%116.67%
Total166100.00%6100.00%


static void __init of_at91rm9200_clk_master_setup(struct device_node *np) { of_at91_clk_master_setup(np, &at91rm9200_master_layout); }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon20100.00%2100.00%
Total20100.00%2100.00%

CLK_OF_DECLARE(at91rm9200_clk_master, "atmel,at91rm9200-clk-master", of_at91rm9200_clk_master_setup);
static void __init of_at91sam9x5_clk_master_setup(struct device_node *np) { of_at91_clk_master_setup(np, &at91sam9x5_master_layout); }

Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon20100.00%2100.00%
Total20100.00%2100.00%

CLK_OF_DECLARE(at91sam9x5_clk_master, "atmel,at91sam9x5-clk-master", of_at91sam9x5_clk_master_setup);

Overall Contributors

PersonTokensPropCommitsCommitProp
Boris Brezillon94695.46%225.00%
Stephen Boyd363.63%225.00%
Dinh Nguyen40.40%112.50%
David Dueck20.20%112.50%
Alexandre Belloni20.20%112.50%
Geert Uytterhoeven10.10%112.50%
Total991100.00%8100.00%
Directory: drivers/clk/at91
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.