cregit-Linux how code gets into the kernel

Release 4.11 drivers/clk/berlin/berlin2-pll.c

/*
 * Copyright (c) 2014 Marvell Technology Group Ltd.
 *
 * Alexandre Belloni <alexandre.belloni@free-electrons.com>
 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#include <linux/clk-provider.h>
#include <linux/io.h>
#include <linux/kernel.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/slab.h>
#include <asm/div64.h>

#include "berlin2-div.h"
#include "berlin2-pll.h"


struct berlin2_pll {
	
struct clk_hw hw;
	
void __iomem *base;
	
struct berlin2_pll_map map;
};


#define to_berlin2_pll(hw) container_of(hw, struct berlin2_pll, hw)


#define SPLL_CTRL0	0x00

#define SPLL_CTRL1	0x04

#define SPLL_CTRL2	0x08

#define SPLL_CTRL3	0x0c

#define SPLL_CTRL4	0x10


#define FBDIV_MASK	0x1ff

#define RFDIV_MASK	0x1f

#define DIVSEL_MASK	0xf

/*
 * The output frequency formula for the pll is:
 * clkout = fbdiv / refdiv * parent / vcodiv
 */

static unsigned long berlin2_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate) { struct berlin2_pll *pll = to_berlin2_pll(hw); struct berlin2_pll_map *map = &pll->map; u32 val, fbdiv, rfdiv, vcodivsel, vcodiv; u64 rate = parent_rate; val = readl_relaxed(pll->base + SPLL_CTRL0); fbdiv = (val >> map->fbdiv_shift) & FBDIV_MASK; rfdiv = (val >> map->rfdiv_shift) & RFDIV_MASK; if (rfdiv == 0) { pr_warn("%s has zero rfdiv\n", clk_hw_get_name(hw)); rfdiv = 1; } val = readl_relaxed(pll->base + SPLL_CTRL1); vcodivsel = (val >> map->divsel_shift) & DIVSEL_MASK; vcodiv = map->vcodiv[vcodivsel]; if (vcodiv == 0) { pr_warn("%s has zero vcodiv (index %d)\n", clk_hw_get_name(hw), vcodivsel); vcodiv = 1; } rate *= fbdiv * map->mult; do_div(rate, rfdiv * vcodiv); return (unsigned long)rate; }

Contributors

PersonTokensPropCommitsCommitProp
Alexandre Belloni18798.94%150.00%
Stephen Boyd21.06%150.00%
Total189100.00%2100.00%

static const struct clk_ops berlin2_pll_ops = { .recalc_rate = berlin2_pll_recalc_rate, };
int __init berlin2_pll_register(const struct berlin2_pll_map *map, void __iomem *base, const char *name, const char *parent_name, unsigned long flags) { struct clk_init_data init; struct berlin2_pll *pll; pll = kzalloc(sizeof(*pll), GFP_KERNEL); if (!pll) return -ENOMEM; /* copy pll_map to allow __initconst */ memcpy(&pll->map, map, sizeof(*map)); pll->base = base; pll->hw.init = &init; init.name = name; init.ops = &berlin2_pll_ops; init.parent_names = &parent_name; init.num_parents = 1; init.flags = flags; return clk_hw_register(NULL, &pll->hw); }

Contributors

PersonTokensPropCommitsCommitProp
Alexandre Belloni13598.54%150.00%
Stephen Boyd21.46%150.00%
Total137100.00%2100.00%


Overall Contributors

PersonTokensPropCommitsCommitProp
Alexandre Belloni41898.35%125.00%
Stephen Boyd71.65%375.00%
Total425100.00%4100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.