cregit-Linux how code gets into the kernel

Release 4.14 arch/arm64/include/asm/cache.h

/*
 * Copyright (C) 2012 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_CACHE_H

#define __ASM_CACHE_H

#include <asm/cputype.h>


#define CTR_L1IP_SHIFT		14

#define CTR_L1IP_MASK		3

#define CTR_CWG_SHIFT		24

#define CTR_CWG_MASK		15


#define CTR_L1IP(ctr)		(((ctr) >> CTR_L1IP_SHIFT) & CTR_L1IP_MASK)


#define ICACHE_POLICY_VPIPT	0

#define ICACHE_POLICY_VIPT	2

#define ICACHE_POLICY_PIPT	3


#define L1_CACHE_SHIFT		7

#define L1_CACHE_BYTES		(1 << L1_CACHE_SHIFT)

/*
 * Memory returned by kmalloc() may be used for DMA, so we must make
 * sure that all such allocations are cache aligned. Otherwise,
 * unrelated code may cause parts of the buffer to be read into the
 * cache before the transfer is done, causing old data to be seen by
 * the CPU.
 */

#define ARCH_DMA_MINALIGN	L1_CACHE_BYTES

#ifndef __ASSEMBLY__

#include <linux/bitops.h>


#define ICACHEF_ALIASING	0

#define ICACHEF_VPIPT		1
extern unsigned long __icache_flags;

/*
 * Whilst the D-side always behaves as PIPT on AArch64, aliasing is
 * permitted in the I-cache.
 */

static inline int icache_is_aliasing(void) { return test_bit(ICACHEF_ALIASING, &__icache_flags); }

Contributors

PersonTokensPropCommitsCommitProp
Will Deacon18100.00%2100.00%
Total18100.00%2100.00%


static inline int icache_is_vpipt(void) { return test_bit(ICACHEF_VPIPT, &__icache_flags); }

Contributors

PersonTokensPropCommitsCommitProp
Will Deacon18100.00%2100.00%
Total18100.00%2100.00%


static inline u32 cache_type_cwg(void) { return (read_cpuid_cachetype() >> CTR_CWG_SHIFT) & CTR_CWG_MASK; }

Contributors

PersonTokensPropCommitsCommitProp
Will Deacon19100.00%1100.00%
Total19100.00%1100.00%

#define __read_mostly __attribute__((__section__(".data..read_mostly")))
static inline int cache_line_size(void) { u32 cwg = cache_type_cwg(); return cwg ? 4 << cwg : L1_CACHE_BYTES; }

Contributors

PersonTokensPropCommitsCommitProp
Catalin Marinas24100.00%1100.00%
Total24100.00%1100.00%

#endif /* __ASSEMBLY__ */ #endif

Overall Contributors

PersonTokensPropCommitsCommitProp
Will Deacon10865.06%233.33%
Catalin Marinas5331.93%233.33%
Jungseok Lee42.41%116.67%
Tirumalesh Chalamarla10.60%116.67%
Total166100.00%6100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.