cregit-Linux how code gets into the kernel

Release 4.14 arch/mips/ath79/clock.c

Directory: arch/mips/ath79
/*
 *  Atheros AR71XX/AR724X/AR913X common routines
 *
 *  Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
 *  Copyright (C) 2011 Gabor Juhos <juhosg@openwrt.org>
 *
 *  Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms of the GNU General Public License version 2 as published
 *  by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/err.h>
#include <linux/clk.h>
#include <linux/clkdev.h>
#include <linux/clk-provider.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <dt-bindings/clock/ath79-clk.h>

#include <asm/div64.h>

#include <asm/mach-ath79/ath79.h>
#include <asm/mach-ath79/ar71xx_regs.h>
#include "common.h"
#include "machtypes.h"


#define AR71XX_BASE_FREQ	40000000

#define AR724X_BASE_FREQ	40000000


static struct clk *clks[ATH79_CLK_END];

static struct clk_onecell_data clk_data = {
	.clks = clks,
	.clk_num = ARRAY_SIZE(clks),
};


static struct clk *__init ath79_add_sys_clkdev( const char *id, unsigned long rate) { struct clk *clk; int err; clk = clk_register_fixed_rate(NULL, id, NULL, 0, rate); if (IS_ERR(clk)) panic("failed to allocate %s clock structure", id); err = clk_register_clkdev(clk, id, NULL); if (err) panic("unable to register %s clock device", id); return clk; }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos6277.50%233.33%
Alban Bedel1417.50%233.33%
Christophe Jaillet33.75%116.67%
Stephen Boyd11.25%116.67%
Total80100.00%6100.00%


static void __init ar71xx_clocks_init(void) { unsigned long ref_rate; unsigned long cpu_rate; unsigned long ddr_rate; unsigned long ahb_rate; u32 pll; u32 freq; u32 div; ref_rate = AR71XX_BASE_FREQ; pll = ath79_pll_rr(AR71XX_PLL_REG_CPU_CONFIG); div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1; freq = div * ref_rate; div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1; cpu_rate = freq / div; div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1; ddr_rate = freq / div; div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2; ahb_rate = cpu_rate / div; ath79_add_sys_clkdev("ref", ref_rate); clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); clk_add_alias("wdt", NULL, "ahb", NULL); clk_add_alias("uart", NULL, "ahb", NULL); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos17791.24%350.00%
Alban Bedel147.22%233.33%
Antony Pavlov31.55%116.67%
Total194100.00%6100.00%


static struct clk * __init ath79_reg_ffclk(const char *name, const char *parent_name, unsigned int mult, unsigned int div) { struct clk *clk; clk = clk_register_fixed_factor(NULL, name, parent_name, 0, mult, div); if (IS_ERR(clk)) panic("failed to allocate %s clock structure", name); return clk; }

Contributors

PersonTokensPropCommitsCommitProp
Antony Pavlov6395.45%150.00%
Amitoj Kaur Chawla34.55%150.00%
Total66100.00%2100.00%


static void __init ar724x_clk_init(struct clk *ref_clk, void __iomem *pll_base) { u32 pll; u32 mult, div, ddr_div, ahb_div; pll = __raw_readl(pll_base + AR724X_PLL_REG_CPU_CONFIG); mult = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK); div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2; ddr_div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1; ahb_div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2; clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref", mult, div); clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref", mult, div * ddr_div); clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref", mult, div * ahb_div); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos7852.70%342.86%
Antony Pavlov6241.89%114.29%
Alban Bedel64.05%228.57%
Weijie Gao21.35%114.29%
Total148100.00%7100.00%


static void __init ar724x_clocks_init(void) { struct clk *ref_clk; ref_clk = ath79_add_sys_clkdev("ref", AR724X_BASE_FREQ); ar724x_clk_init(ref_clk, ath79_pll_base); /* just make happy plat_time_init() from arch/mips/ath79/setup.c */ clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL); clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL); clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL); clk_add_alias("wdt", NULL, "ahb", NULL); clk_add_alias("uart", NULL, "ahb", NULL); }

Contributors

PersonTokensPropCommitsCommitProp
Antony Pavlov4651.69%233.33%
Gabor Juhos3741.57%350.00%
Alban Bedel66.74%116.67%
Total89100.00%6100.00%


static void __init ar9330_clk_init(struct clk *ref_clk, void __iomem *pll_base) { u32 clock_ctrl; u32 ref_div; u32 ninit_mul; u32 out_div; u32 cpu_div; u32 ddr_div; u32 ahb_div; clock_ctrl = __raw_readl(pll_base + AR933X_PLL_CLOCK_CTRL_REG); if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) { ref_div = 1; ninit_mul = 1; out_div = 1; cpu_div = 1; ddr_div = 1; ahb_div = 1; } else { u32 cpu_config; u32 t; cpu_config = __raw_readl(pll_base + AR933X_PLL_CPU_CONFIG_REG); t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) & AR933X_PLL_CPU_CONFIG_REFDIV_MASK; ref_div = t; ninit_mul = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) & AR933X_PLL_CPU_CONFIG_NINT_MASK; t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & AR933X_PLL_CPU_CONFIG_OUTDIV_MASK; if (t == 0) t = 1; out_div = (1 << t); cpu_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) & AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1; ddr_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) & AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1; ahb_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) & AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1; } clks[ATH79_CLK_CPU] = ath79_reg_ffclk("cpu", "ref", ninit_mul, ref_div * out_div * cpu_div); clks[ATH79_CLK_DDR] = ath79_reg_ffclk("ddr", "ref", ninit_mul, ref_div * out_div * ddr_div); clks[ATH79_CLK_AHB] = ath79_reg_ffclk("ahb", "ref", ninit_mul, ref_div * out_div * ahb_div); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos13352.99%266.67%
Antony Pavlov11847.01%133.33%
Total251100.00%3100.00%


static void __init ar933x_clocks_init(void) { struct clk *ref_clk; unsigned long ref_rate; u32 t; t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP); if (t & AR933X_BOOTSTRAP_REF_CLK_40) ref_rate = (40 * 1000 * 1000); else ref_rate = (25 * 1000 * 1000); ref_clk = ath79_add_sys_clkdev("ref", ref_rate); ar9330_clk_init(ref_clk, ath79_pll_base); /* just make happy plat_time_init() from arch/mips/ath79/setup.c */ clk_register_clkdev(clks[ATH79_CLK_CPU], "cpu", NULL); clk_register_clkdev(clks[ATH79_CLK_DDR], "ddr", NULL); clk_register_clkdev(clks[ATH79_CLK_AHB], "ahb", NULL); clk_add_alias("wdt", NULL, "ahb", NULL); clk_add_alias("uart", NULL, "ref", NULL); }

Contributors

PersonTokensPropCommitsCommitProp
Antony Pavlov7960.77%233.33%
Gabor Juhos4232.31%350.00%
Alban Bedel96.92%116.67%
Total130100.00%6100.00%


static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac, u32 frac, u32 out_div) { u64 t; u32 ret; t = ref; t *= nint; do_div(t, ref_div); ret = t; t = ref; t *= nfrac; do_div(t, ref_div * frac); ret += t; ret /= (1 << out_div); return ret; }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos82100.00%2100.00%
Total82100.00%2100.00%


static void __init ar934x_clocks_init(void) { unsigned long ref_rate; unsigned long cpu_rate; unsigned long ddr_rate; unsigned long ahb_rate; u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv; u32 cpu_pll, ddr_pll; u32 bootstrap; void __iomem *dpll_base; dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE); bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP); if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40) ref_rate = 40 * 1000 * 1000; else ref_rate = 25 * 1000 * 1000; pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG); if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) { out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) & AR934X_SRIF_DPLL2_OUTDIV_MASK; pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG); nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) & AR934X_SRIF_DPLL1_NINT_MASK; nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK; ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) & AR934X_SRIF_DPLL1_REFDIV_MASK; frac = 1 << 18; } else { pll = ath79_pll_rr(AR934X_PLL_CPU_CONFIG_REG); out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & AR934X_PLL_CPU_CONFIG_OUTDIV_MASK; ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) & AR934X_PLL_CPU_CONFIG_REFDIV_MASK; nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) & AR934X_PLL_CPU_CONFIG_NINT_MASK; nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) & AR934X_PLL_CPU_CONFIG_NFRAC_MASK; frac = 1 << 6; } cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint, nfrac, frac, out_div); pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG); if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) { out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) & AR934X_SRIF_DPLL2_OUTDIV_MASK; pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG); nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) & AR934X_SRIF_DPLL1_NINT_MASK; nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK; ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) & AR934X_SRIF_DPLL1_REFDIV_MASK; frac = 1 << 18; } else { pll = ath79_pll_rr(AR934X_PLL_DDR_CONFIG_REG); out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) & AR934X_PLL_DDR_CONFIG_OUTDIV_MASK; ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) & AR934X_PLL_DDR_CONFIG_REFDIV_MASK; nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) & AR934X_PLL_DDR_CONFIG_NINT_MASK; nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) & AR934X_PLL_DDR_CONFIG_NFRAC_MASK; frac = 1 << 10; } ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint, nfrac, frac, out_div); clk_ctrl = ath79_pll_rr(AR934X_PLL_CPU_DDR_CLK_CTRL_REG); postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK; if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS) cpu_rate = ref_rate; else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL) cpu_rate = cpu_pll / (postdiv + 1); else cpu_rate = ddr_pll / (postdiv + 1); postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK; if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS) ddr_rate = ref_rate; else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL) ddr_rate = ddr_pll / (postdiv + 1); else ddr_rate = cpu_pll / (postdiv + 1); postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK; if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS) ahb_rate = ref_rate; else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL) ahb_rate = ddr_pll / (postdiv + 1); else ahb_rate = cpu_pll / (postdiv + 1); ath79_add_sys_clkdev("ref", ref_rate); clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); clk_add_alias("wdt", NULL, "ref", NULL); clk_add_alias("uart", NULL, "ref", NULL); iounmap(dpll_base); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos58297.49%466.67%
Alban Bedel122.01%116.67%
Antony Pavlov30.50%116.67%
Total597100.00%6100.00%


static void __init qca955x_clocks_init(void) { unsigned long ref_rate; unsigned long cpu_rate; unsigned long ddr_rate; unsigned long ahb_rate; u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv; u32 cpu_pll, ddr_pll; u32 bootstrap; bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP); if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40) ref_rate = 40 * 1000 * 1000; else ref_rate = 25 * 1000 * 1000; pll = ath79_pll_rr(QCA955X_PLL_CPU_CONFIG_REG); out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) & QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK; ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) & QCA955X_PLL_CPU_CONFIG_REFDIV_MASK; nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) & QCA955X_PLL_CPU_CONFIG_NINT_MASK; frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) & QCA955X_PLL_CPU_CONFIG_NFRAC_MASK; cpu_pll = nint * ref_rate / ref_div; cpu_pll += frac * ref_rate / (ref_div * (1 << 6)); cpu_pll /= (1 << out_div); pll = ath79_pll_rr(QCA955X_PLL_DDR_CONFIG_REG); out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) & QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK; ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) & QCA955X_PLL_DDR_CONFIG_REFDIV_MASK; nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) & QCA955X_PLL_DDR_CONFIG_NINT_MASK; frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) & QCA955X_PLL_DDR_CONFIG_NFRAC_MASK; ddr_pll = nint * ref_rate / ref_div; ddr_pll += frac * ref_rate / (ref_div * (1 << 10)); ddr_pll /= (1 << out_div); clk_ctrl = ath79_pll_rr(QCA955X_PLL_CLK_CTRL_REG); postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) & QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK; if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS) cpu_rate = ref_rate; else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL) cpu_rate = ddr_pll / (postdiv + 1); else cpu_rate = cpu_pll / (postdiv + 1); postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) & QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK; if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS) ddr_rate = ref_rate; else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL) ddr_rate = cpu_pll / (postdiv + 1); else ddr_rate = ddr_pll / (postdiv + 1); postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) & QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK; if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS) ahb_rate = ref_rate; else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL) ahb_rate = ddr_pll / (postdiv + 1); else ahb_rate = cpu_pll / (postdiv + 1); ath79_add_sys_clkdev("ref", ref_rate); clks[ATH79_CLK_CPU] = ath79_add_sys_clkdev("cpu", cpu_rate); clks[ATH79_CLK_DDR] = ath79_add_sys_clkdev("ddr", ddr_rate); clks[ATH79_CLK_AHB] = ath79_add_sys_clkdev("ahb", ahb_rate); clk_add_alias("wdt", NULL, "ref", NULL); clk_add_alias("uart", NULL, "ref", NULL); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos43796.68%360.00%
Alban Bedel122.65%120.00%
Antony Pavlov30.66%120.00%
Total452100.00%5100.00%


void __init ath79_clocks_init(void) { if (soc_is_ar71xx()) ar71xx_clocks_init(); else if (soc_is_ar724x() || soc_is_ar913x()) ar724x_clocks_init(); else if (soc_is_ar933x()) ar933x_clocks_init(); else if (soc_is_ar934x()) ar934x_clocks_init(); else if (soc_is_qca955x()) qca955x_clocks_init(); else BUG(); }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos5796.61%480.00%
Alban Bedel23.39%120.00%
Total59100.00%5100.00%


unsigned long __init ath79_get_sys_clk_rate(const char *id) { struct clk *clk; unsigned long rate; clk = clk_get(NULL, id); if (IS_ERR(clk)) panic("unable to get %s clock, err=%d", id, (int) PTR_ERR(clk)); rate = clk_get_rate(clk); clk_put(clk); return rate; }

Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos67100.00%1100.00%
Total67100.00%1100.00%

#ifdef CONFIG_OF
static void __init ath79_clocks_init_dt(struct device_node *np) { of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data); }

Contributors

PersonTokensPropCommitsCommitProp
Alban Bedel22100.00%1100.00%
Total22100.00%1100.00%

CLK_OF_DECLARE(ar7100, "qca,ar7100-pll", ath79_clocks_init_dt); CLK_OF_DECLARE(ar7240, "qca,ar7240-pll", ath79_clocks_init_dt); CLK_OF_DECLARE(ar9340, "qca,ar9340-pll", ath79_clocks_init_dt); CLK_OF_DECLARE(ar9550, "qca,qca9550-pll", ath79_clocks_init_dt);
static void __init ath79_clocks_init_dt_ng(struct device_node *np) { struct clk *ref_clk; void __iomem *pll_base; ref_clk = of_clk_get(np, 0); if (IS_ERR(ref_clk)) { pr_err("%pOF: of_clk_get failed\n", np); goto err; } pll_base = of_iomap(np, 0); if (!pll_base) { pr_err("%pOF: can't map pll registers\n", np); goto err_clk; } if (of_device_is_compatible(np, "qca,ar9130-pll")) ar724x_clk_init(ref_clk, pll_base); else if (of_device_is_compatible(np, "qca,ar9330-pll")) ar9330_clk_init(ref_clk, pll_base); else { pr_err("%pOF: could not find any appropriate clk_init()\n", np); goto err_iounmap; } if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) { pr_err("%pOF: could not register clk provider\n", np); goto err_iounmap; } return; err_iounmap: iounmap(pll_base); err_clk: clk_put(ref_clk); err: return; }

Contributors

PersonTokensPropCommitsCommitProp
Antony Pavlov14789.63%250.00%
Arvind Yadav95.49%125.00%
Rob Herring84.88%125.00%
Total164100.00%4100.00%

CLK_OF_DECLARE(ar9130_clk, "qca,ar9130-pll", ath79_clocks_init_dt_ng); CLK_OF_DECLARE(ar9330_clk, "qca,ar9330-pll", ath79_clocks_init_dt_ng); #endif

Overall Contributors

PersonTokensPropCommitsCommitProp
Gabor Juhos178970.43%940.91%
Antony Pavlov55321.77%313.64%
Alban Bedel1716.73%418.18%
Arvind Yadav90.35%14.55%
Rob Herring80.31%14.55%
Amitoj Kaur Chawla30.12%14.55%
Weijie Gao30.12%14.55%
Christophe Jaillet30.12%14.55%
Stephen Boyd10.04%14.55%
Total2540100.00%22100.00%
Directory: arch/mips/ath79
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.