cregit-Linux how code gets into the kernel

Release 4.14 arch/mips/kvm/interrupt.c

Directory: arch/mips/kvm
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * KVM/MIPS: Interrupt delivery
 *
 * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
 * Authors: Sanjay Lal <sanjayl@kymasys.com>
 */

#include <linux/errno.h>
#include <linux/err.h>
#include <linux/vmalloc.h>
#include <linux/fs.h>
#include <linux/bootmem.h>
#include <asm/page.h>
#include <asm/cacheflush.h>

#include <linux/kvm_host.h>

#include "interrupt.h"


void kvm_mips_queue_irq(struct kvm_vcpu *vcpu, unsigned int priority) { set_bit(priority, &vcpu->arch.pending_exceptions); }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal2492.31%150.00%
James Hogan27.69%150.00%
Total26100.00%2100.00%


void kvm_mips_dequeue_irq(struct kvm_vcpu *vcpu, unsigned int priority) { clear_bit(priority, &vcpu->arch.pending_exceptions); }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal2492.31%150.00%
James Hogan27.69%150.00%
Total26100.00%2100.00%


void kvm_mips_queue_timer_int_cb(struct kvm_vcpu *vcpu) { /* * Cause bits to reflect the pending timer interrupt, * the EXC code will be set when we are actually * delivering the interrupt: */ kvm_set_c0_guest_cause(vcpu->arch.cop0, (C_IRQ5 | C_TI)); /* Queue up an INT exception for the core */ kvm_mips_queue_irq(vcpu, MIPS_EXC_INT_TIMER); }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal3397.06%150.00%
Deng-Cheng Zhu12.94%150.00%
Total34100.00%2100.00%


void kvm_mips_dequeue_timer_int_cb(struct kvm_vcpu *vcpu) { kvm_clear_c0_guest_cause(vcpu->arch.cop0, (C_IRQ5 | C_TI)); kvm_mips_dequeue_irq(vcpu, MIPS_EXC_INT_TIMER); }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal32100.00%1100.00%
Total32100.00%1100.00%


void kvm_mips_queue_io_int_cb(struct kvm_vcpu *vcpu, struct kvm_mips_interrupt *irq) { int intr = (int)irq->irq; /* * Cause bits to reflect the pending IO interrupt, * the EXC code will be set when we are actually * delivering the interrupt: */ switch (intr) { case 2: kvm_set_c0_guest_cause(vcpu->arch.cop0, (C_IRQ0)); /* Queue up an INT exception for the core */ kvm_mips_queue_irq(vcpu, MIPS_EXC_INT_IO); break; case 3: kvm_set_c0_guest_cause(vcpu->arch.cop0, (C_IRQ1)); kvm_mips_queue_irq(vcpu, MIPS_EXC_INT_IPI_1); break; case 4: kvm_set_c0_guest_cause(vcpu->arch.cop0, (C_IRQ2)); kvm_mips_queue_irq(vcpu, MIPS_EXC_INT_IPI_2); break; default: break; } }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal10598.13%150.00%
Deng-Cheng Zhu21.87%150.00%
Total107100.00%2100.00%


void kvm_mips_dequeue_io_int_cb(struct kvm_vcpu *vcpu, struct kvm_mips_interrupt *irq) { int intr = (int)irq->irq; switch (intr) { case -2: kvm_clear_c0_guest_cause(vcpu->arch.cop0, (C_IRQ0)); kvm_mips_dequeue_irq(vcpu, MIPS_EXC_INT_IO); break; case -3: kvm_clear_c0_guest_cause(vcpu->arch.cop0, (C_IRQ1)); kvm_mips_dequeue_irq(vcpu, MIPS_EXC_INT_IPI_1); break; case -4: kvm_clear_c0_guest_cause(vcpu->arch.cop0, (C_IRQ2)); kvm_mips_dequeue_irq(vcpu, MIPS_EXC_INT_IPI_2); break; default: break; } }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal10799.07%150.00%
Deng-Cheng Zhu10.93%150.00%
Total108100.00%2100.00%

/* Deliver the interrupt of the corresponding priority, if possible. */
int kvm_mips_irq_deliver_cb(struct kvm_vcpu *vcpu, unsigned int priority, u32 cause) { int allowed = 0; u32 exccode; struct kvm_vcpu_arch *arch = &vcpu->arch; struct mips_coproc *cop0 = vcpu->arch.cop0; switch (priority) { case MIPS_EXC_INT_TIMER: if ((kvm_read_c0_guest_status(cop0) & ST0_IE) && (!(kvm_read_c0_guest_status(cop0) & (ST0_EXL | ST0_ERL))) && (kvm_read_c0_guest_status(cop0) & IE_IRQ5)) { allowed = 1; exccode = EXCCODE_INT; } break; case MIPS_EXC_INT_IO: if ((kvm_read_c0_guest_status(cop0) & ST0_IE) && (!(kvm_read_c0_guest_status(cop0) & (ST0_EXL | ST0_ERL))) && (kvm_read_c0_guest_status(cop0) & IE_IRQ0)) { allowed = 1; exccode = EXCCODE_INT; } break; case MIPS_EXC_INT_IPI_1: if ((kvm_read_c0_guest_status(cop0) & ST0_IE) && (!(kvm_read_c0_guest_status(cop0) & (ST0_EXL | ST0_ERL))) && (kvm_read_c0_guest_status(cop0) & IE_IRQ1)) { allowed = 1; exccode = EXCCODE_INT; } break; case MIPS_EXC_INT_IPI_2: if ((kvm_read_c0_guest_status(cop0) & ST0_IE) && (!(kvm_read_c0_guest_status(cop0) & (ST0_EXL | ST0_ERL))) && (kvm_read_c0_guest_status(cop0) & IE_IRQ2)) { allowed = 1; exccode = EXCCODE_INT; } break; default: break; } /* Are we allowed to deliver the interrupt ??? */ if (allowed) { if ((kvm_read_c0_guest_status(cop0) & ST0_EXL) == 0) { /* save old pc */ kvm_write_c0_guest_epc(cop0, arch->pc); kvm_set_c0_guest_status(cop0, ST0_EXL); if (cause & CAUSEF_BD) kvm_set_c0_guest_cause(cop0, CAUSEF_BD); else kvm_clear_c0_guest_cause(cop0, CAUSEF_BD); kvm_debug("Delivering INT @ pc %#lx\n", arch->pc); } else kvm_err("Trying to deliver interrupt when EXL is already set\n"); kvm_change_c0_guest_cause(cop0, CAUSEF_EXCCODE, (exccode << CAUSEB_EXCCODE)); /* XXXSL Set PC to the interrupt exception entry point */ arch->pc = kvm_mips_guest_exception_base(vcpu); if (kvm_read_c0_guest_cause(cop0) & CAUSEF_IV) arch->pc += 0x200; else arch->pc += 0x180; clear_bit(priority, &vcpu->arch.pending_exceptions); } return allowed; }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal37195.37%116.67%
James Hogan174.37%466.67%
Deng-Cheng Zhu10.26%116.67%
Total389100.00%6100.00%


int kvm_mips_irq_clear_cb(struct kvm_vcpu *vcpu, unsigned int priority, u32 cause) { return 1; }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal1890.00%133.33%
Deng-Cheng Zhu15.00%133.33%
James Hogan15.00%133.33%
Total20100.00%3100.00%


void kvm_mips_deliver_interrupts(struct kvm_vcpu *vcpu, u32 cause) { unsigned long *pending = &vcpu->arch.pending_exceptions; unsigned long *pending_clr = &vcpu->arch.pending_exceptions_clr; unsigned int priority; if (!(*pending) && !(*pending_clr)) return; priority = __ffs(*pending_clr); while (priority <= MIPS_EXC_MAX) { if (kvm_mips_callbacks->irq_clear(vcpu, priority, cause)) { if (!KVM_MIPS_IRQ_CLEAR_ALL_AT_ONCE) break; } priority = find_next_bit(pending_clr, BITS_PER_BYTE * sizeof(*pending_clr), priority + 1); } priority = __ffs(*pending); while (priority <= MIPS_EXC_MAX) { if (kvm_mips_callbacks->irq_deliver(vcpu, priority, cause)) { if (!KVM_MIPS_IRQ_DELIVER_ALL_AT_ONCE) break; } priority = find_next_bit(pending, BITS_PER_BYTE * sizeof(*pending), priority + 1); } }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal16799.40%150.00%
James Hogan10.60%150.00%
Total168100.00%2100.00%


int kvm_mips_pending_timer(struct kvm_vcpu *vcpu) { return test_bit(MIPS_EXC_INT_TIMER, &vcpu->arch.pending_exceptions); }

Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal23100.00%1100.00%
Total23100.00%1100.00%


Overall Contributors

PersonTokensPropCommitsCommitProp
Sanjay Lal93196.78%114.29%
James Hogan232.39%457.14%
Deng-Cheng Zhu80.83%228.57%
Total962100.00%7100.00%
Directory: arch/mips/kvm
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.