cregit-Linux how code gets into the kernel

Release 4.14 arch/powerpc/platforms/85xx/mpc85xx_mds.c

/*
 * Copyright (C) 2006-2010, 2012-2013 Freescale Semiconductor, Inc.
 * All rights reserved.
 *
 * Author: Andy Fleming <afleming@freescale.com>
 *
 * Based on 83xx/mpc8360e_pb.c by:
 *         Li Yang <LeoLi@freescale.com>
 *         Yin Olivia <Hong-hua.Yin@freescale.com>
 *
 * Description:
 * MPC85xx MDS board specific routines.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/stddef.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/reboot.h>
#include <linux/pci.h>
#include <linux/kdev_t.h>
#include <linux/major.h>
#include <linux/console.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/initrd.h>
#include <linux/fsl_devices.h>
#include <linux/of_platform.h>
#include <linux/of_device.h>
#include <linux/phy.h>
#include <linux/memblock.h>
#include <linux/fsl/guts.h>

#include <linux/atomic.h>
#include <asm/time.h>
#include <asm/io.h>
#include <asm/machdep.h>
#include <asm/pci-bridge.h>
#include <asm/irq.h>
#include <mm/mmu_decl.h>
#include <asm/prom.h>
#include <asm/udbg.h>
#include <sysdev/fsl_soc.h>
#include <sysdev/fsl_pci.h>
#include <sysdev/simple_gpio.h>
#include <soc/fsl/qe/qe.h>
#include <soc/fsl/qe/qe_ic.h>
#include <asm/mpic.h>
#include <asm/swiotlb.h>
#include "smp.h"

#include "mpc85xx.h"


#undef DEBUG
#ifdef DEBUG

#define DBG(fmt...) udbg_printf(fmt)
#else

#define DBG(fmt...)
#endif

#if IS_BUILTIN(CONFIG_PHYLIB)


#define MV88E1111_SCR	0x10

#define MV88E1111_SCR_125CLK	0x0010

static int mpc8568_fixup_125_clock(struct phy_device *phydev) { int scr; int err; /* Workaround for the 125 CLK Toggle */ scr = phy_read(phydev, MV88E1111_SCR); if (scr < 0) return scr; err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK)); if (err) return err; err = phy_write(phydev, MII_BMCR, BMCR_RESET); if (err) return err; scr = phy_read(phydev, MV88E1111_SCR); if (scr < 0) return scr; err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008); return err; }

Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming11099.10%150.00%
Roel Kluin10.90%150.00%
Total111100.00%2100.00%


static int mpc8568_mds_phy_fixups(struct phy_device *phydev) { int temp; int err; /* Errata */ err = phy_write(phydev,29, 0x0006); if (err) return err; temp = phy_read(phydev, 30); if (temp < 0) return temp; temp = (temp & (~0x8000)) | 0x4000; err = phy_write(phydev,30, temp); if (err) return err; err = phy_write(phydev,29, 0x000a); if (err) return err; temp = phy_read(phydev, 30); if (temp < 0) return temp; temp = phy_read(phydev, 30); if (temp < 0) return temp; temp &= ~0x0020; err = phy_write(phydev,30,temp); if (err) return err; /* Disable automatic MDI/MDIX selection */ temp = phy_read(phydev, 16); if (temp < 0) return temp; temp &= ~0x0060; err = phy_write(phydev,16,temp); return err; }

Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming200100.00%1100.00%
Total200100.00%1100.00%

#endif /* ************************************************************************ * * Setup the architecture * */ #ifdef CONFIG_QUICC_ENGINE
static void __init mpc85xx_mds_reset_ucc_phys(void) { struct device_node *np; static u8 __iomem *bcsr_regs; /* Map BCSR area */ np = of_find_node_by_name(NULL, "bcsr"); if (!np) return; bcsr_regs = of_iomap(np, 0); of_node_put(np); if (!bcsr_regs) return; if (machine_is(mpc8568_mds)) { #define BCSR_UCC1_GETH_EN (0x1 << 7) #define BCSR_UCC2_GETH_EN (0x1 << 7) #define BCSR_UCC1_MODE_MSK (0x3 << 4) #define BCSR_UCC2_MODE_MSK (0x3 << 0) /* Turn off UCC1 & UCC2 */ clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN); clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN); /* Mode is RGMII, all bits clear */ clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK | BCSR_UCC2_MODE_MSK); /* Turn UCC1 & UCC2 on */ setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN); setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN); } else if (machine_is(mpc8569_mds)) { #define BCSR7_UCC12_GETHnRST (0x1 << 2) #define BCSR8_UEM_MARVELL_RST (0x1 << 1) #define BCSR_UCC_RGMII (0x1 << 6) #define BCSR_UCC_RTBI (0x1 << 5) /* * U-Boot mangles interrupt polarity for Marvell PHYs, * so reset built-in and UEM Marvell PHYs, this puts * the PHYs into their normal state. */ clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST); setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST); setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST); clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST); for_each_compatible_node(np, "network", "ucc_geth") { const unsigned int *prop; int ucc_num; prop = of_get_property(np, "cell-index", NULL); if (prop == NULL) continue; ucc_num = *prop - 1; prop = of_get_property(np, "phy-connection-type", NULL); if (prop == NULL) continue; if (strcmp("rtbi", (const char *)prop) == 0) clrsetbits_8(&bcsr_regs[7 + ucc_num], BCSR_UCC_RGMII, BCSR_UCC_RTBI); } } else if (machine_is(p1021_mds)) { #define BCSR11_ENET_MICRST (0x1 << 5) /* Reset Micrel PHY */ clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST); setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST); } iounmap(bcsr_regs); }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov12536.02%325.00%
Liu Yu9928.53%18.33%
Andy Fleming7220.75%216.67%
Haiying Wang3810.95%216.67%
Kumar Gala102.88%216.67%
Wei Yongjun20.58%18.33%
Roy Zang10.29%18.33%
Total347100.00%12100.00%


static void __init mpc85xx_mds_qe_init(void) { struct device_node *np; mpc85xx_qe_init(); mpc85xx_qe_par_io_init(); mpc85xx_mds_reset_ucc_phys(); if (machine_is(p1021_mds)) { struct ccsr_guts __iomem *guts; np = of_find_node_by_name(NULL, "global-utilities"); if (np) { guts = of_iomap(np, 0); if (!guts) pr_err("mpc85xx-rdb: could not map global utilities register\n"); else{ /* P1021 has pins muxed for QE and other functions. To * enable QE UEC mode, we need to set bit QE0 for UCC1 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9 * and QE12 for QE MII management signals in PMUXCR * register. */ setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) | MPC85xx_PMUXCR_QE(3) | MPC85xx_PMUXCR_QE(9) | MPC85xx_PMUXCR_QE(12)); iounmap(guts); } of_node_put(np); } } }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov7464.91%114.29%
Zhicheng Fan3228.07%114.29%
Zhao Qiang32.63%114.29%
Haiying Wang21.75%114.29%
Xie Xiaobo10.88%114.29%
Justin P. Mattock10.88%114.29%
Timur Tabi10.88%114.29%
Total114100.00%7100.00%


static void __init mpc85xx_mds_qeic_init(void) { struct device_node *np; np = of_find_compatible_node(NULL, NULL, "fsl,qe"); if (!of_device_is_available(np)) { of_node_put(np); return; } np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic"); if (!np) { np = of_find_node_by_type(NULL, "qeic"); if (!np) return; } if (machine_is(p1021_mds)) qe_ic_init(np, 0, qe_ic_cascade_low_mpic, qe_ic_cascade_high_mpic); else qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL); of_node_put(np); }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov109100.00%1100.00%
Total109100.00%1100.00%

#else
static void __init mpc85xx_mds_qe_init(void) { }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov8100.00%1100.00%
Total8100.00%1100.00%


static void __init mpc85xx_mds_qeic_init(void) { }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov8100.00%1100.00%
Total8100.00%1100.00%

#endif /* CONFIG_QUICC_ENGINE */
static void __init mpc85xx_mds_setup_arch(void) { if (ppc_md.progress) ppc_md.progress("mpc85xx_mds_setup_arch()", 0); mpc85xx_smp_init(); mpc85xx_mds_qe_init(); fsl_pci_assign_primary(); swiotlb_detect_4g(); }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov2569.44%120.00%
Haiying Wang411.11%120.00%
Kumar Gala38.33%120.00%
Jia Hongtao38.33%120.00%
FUJITA Tomonori12.78%120.00%
Total36100.00%5100.00%

#if IS_BUILTIN(CONFIG_PHYLIB)
static int __init board_fixups(void) { char phy_id[20]; char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"}; struct device_node *mdio; struct resource res; int i; for (i = 0; i < ARRAY_SIZE(compstrs); i++) { mdio = of_find_compatible_node(NULL, NULL, compstrs[i]); of_address_to_resource(mdio, 0, &res); snprintf(phy_id, sizeof(phy_id), "%llx:%02x", (unsigned long long)res.start, 1); phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock); phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups); /* Register a workaround for errata */ snprintf(phy_id, sizeof(phy_id), "%llx:%02x", (unsigned long long)res.start, 7); phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups); of_node_put(mdio); } return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming13786.71%133.33%
Kumar Gala127.59%133.33%
Kay Sievers95.70%133.33%
Total158100.00%3100.00%

machine_arch_initcall(mpc8568_mds, board_fixups); machine_arch_initcall(mpc8569_mds, board_fixups); #endif
static int __init mpc85xx_publish_devices(void) { if (machine_is(mpc8568_mds)) simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio"); if (machine_is(mpc8569_mds)) simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio"); return mpc85xx_common_publish_devices(); }

Contributors

PersonTokensPropCommitsCommitProp
Anton Vorontsov2567.57%337.50%
Andy Fleming718.92%112.50%
Haiying Wang25.41%112.50%
Timur Tabi12.70%112.50%
Dmitry Baryshkov12.70%112.50%
Kumar Gala12.70%112.50%
Total37100.00%8100.00%

machine_arch_initcall(mpc8568_mds, mpc85xx_publish_devices); machine_arch_initcall(mpc8569_mds, mpc85xx_publish_devices); machine_arch_initcall(p1021_mds, mpc85xx_common_publish_devices); machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier); machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier); machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
static void __init mpc85xx_mds_pic_init(void) { struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN | MPIC_SINGLE_DEST_CPU, 0, 256, " OpenPIC "); BUG_ON(mpic == NULL); mpic_init(mpic); mpc85xx_mds_qeic_init(); }

Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming3678.26%112.50%
Kumar Gala36.52%225.00%
Kyle Moffett36.52%225.00%
Anton Vorontsov36.52%225.00%
Haiying Wang12.17%112.50%
Total46100.00%8100.00%


static int __init mpc85xx_mds_probe(void) { return of_machine_is_compatible("MPC85xxMDS"); }

Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming1280.00%125.00%
Kumar Gala213.33%250.00%
Benjamin Herrenschmidt16.67%125.00%
Total15100.00%4100.00%

define_machine(mpc8568_mds) { .name = "MPC8568 MDS", .probe = mpc85xx_mds_probe, .setup_arch = mpc85xx_mds_setup_arch, .init_IRQ = mpc85xx_mds_pic_init, .get_irq = mpic_get_irq, .calibrate_decr = generic_calibrate_decr, .progress = udbg_progress, #ifdef CONFIG_PCI .pcibios_fixup_bus = fsl_pcibios_fixup_bus, .pcibios_fixup_phb = fsl_pcibios_fixup_phb, #endif };
static int __init mpc8569_mds_probe(void) { return of_machine_is_compatible("fsl,MPC8569EMDS"); }

Contributors

PersonTokensPropCommitsCommitProp
Haiying Wang1493.33%150.00%
Benjamin Herrenschmidt16.67%150.00%
Total15100.00%2100.00%

define_machine(mpc8569_mds) { .name = "MPC8569 MDS", .probe = mpc8569_mds_probe, .setup_arch = mpc85xx_mds_setup_arch, .init_IRQ = mpc85xx_mds_pic_init, .get_irq = mpic_get_irq, .calibrate_decr = generic_calibrate_decr, .progress = udbg_progress, #ifdef CONFIG_PCI .pcibios_fixup_bus = fsl_pcibios_fixup_bus, .pcibios_fixup_phb = fsl_pcibios_fixup_phb, #endif };
static int __init p1021_mds_probe(void) { return of_machine_is_compatible("fsl,P1021MDS"); }

Contributors

PersonTokensPropCommitsCommitProp
Haiying Wang1493.33%150.00%
Benjamin Herrenschmidt16.67%150.00%
Total15100.00%2100.00%

define_machine(p1021_mds) { .name = "P1021 MDS", .probe = p1021_mds_probe, .setup_arch = mpc85xx_mds_setup_arch, .init_IRQ = mpc85xx_mds_pic_init, .get_irq = mpic_get_irq, .calibrate_decr = generic_calibrate_decr, .progress = udbg_progress, #ifdef CONFIG_PCI .pcibios_fixup_bus = fsl_pcibios_fixup_bus, .pcibios_fixup_phb = fsl_pcibios_fixup_phb, #endif };

Overall Contributors

PersonTokensPropCommitsCommitProp
Andy Fleming73645.63%36.25%
Anton Vorontsov38623.93%714.58%
Haiying Wang21013.02%36.25%
Liu Yu996.14%12.08%
Kumar Gala654.03%918.75%
Zhicheng Fan321.98%12.08%
Andrey Smirnov160.99%12.08%
Dongsheng Wang150.93%12.08%
Kay Sievers90.56%12.08%
Jia Hongtao60.37%12.08%
Kyle Moffett60.37%36.25%
Zhao Qiang50.31%24.17%
Dmitry Baryshkov50.31%24.17%
Roy Zang40.25%12.08%
Benjamin Herrenschmidt30.19%12.08%
Scott Wood30.19%12.08%
Jon Loeliger20.12%12.08%
Xie Xiaobo20.12%12.08%
Timur Tabi20.12%24.17%
Wei Yongjun20.12%12.08%
Roel Kluin10.06%12.08%
FUJITA Tomonori10.06%12.08%
Yinghai Lu10.06%12.08%
Arun Sharma10.06%12.08%
Justin P. Mattock10.06%12.08%
Total1613100.00%48100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.