cregit-Linux how code gets into the kernel

Release 4.14 drivers/spi/spi-dw.c

Directory: drivers/spi
/*
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
 *
 * Copyright (c) 2009, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/highmem.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spi/spi.h>
#include <linux/gpio.h>

#include "spi-dw.h"

#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */

struct chip_data {
	
u8 cs;			/* chip select pin */
	
u8 tmode;		/* TR/TO/RO/EEPROM */
	
u8 type;		/* SPI/SSP/MicroWire */

	
u8 poll_mode;		/* 1 means use poll mode */

	
u8 enable_dma;
	
u16 clk_div;		/* baud rate divider */
	
u32 speed_hz;		/* baud rate */
	
void (*cs_control)(u32 command);
};

#ifdef CONFIG_DEBUG_FS

#define SPI_REGS_BUFSIZE	1024

static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf, size_t count, loff_t *ppos) { struct dw_spi *dws = file->private_data; char *buf; u32 len = 0; ssize_t ret; buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL); if (!buf) return 0; len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "%s registers:\n", dev_name(&dws->master->dev)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "=================================\n"); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR)); len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, "=================================\n"); ret = simple_read_from_buffer(user_buf, count, ppos, buf, len); kfree(buf); return ret; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang43893.39%133.33%
Andy Shevchenko163.41%133.33%
H Hartley Sweeten153.20%133.33%
Total469100.00%3100.00%

static const struct file_operations dw_spi_regs_ops = { .owner = THIS_MODULE, .open = simple_open, .read = dw_spi_show_regs, .llseek = default_llseek, };
static int dw_spi_debugfs_init(struct dw_spi *dws) { char name[32]; snprintf(name, 32, "dw_spi%d", dws->master->bus_num); dws->debugfs = debugfs_create_dir(name, NULL); if (!dws->debugfs) return -ENOMEM; debugfs_create_file("registers", S_IFREG | S_IRUGO, dws->debugfs, (void *)dws, &dw_spi_regs_ops); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang5569.62%125.00%
Phil Reid2227.85%250.00%
Andy Shevchenko22.53%125.00%
Total79100.00%4100.00%


static void dw_spi_debugfs_remove(struct dw_spi *dws) { debugfs_remove_recursive(dws->debugfs); }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang1794.44%150.00%
Andy Shevchenko15.56%150.00%
Total18100.00%2100.00%

#else
static inline int dw_spi_debugfs_init(struct dw_spi *dws) { return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang960.00%133.33%
George Shore533.33%133.33%
Andy Shevchenko16.67%133.33%
Total15100.00%3100.00%


static inline void dw_spi_debugfs_remove(struct dw_spi *dws) { }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang1090.91%150.00%
Andy Shevchenko19.09%150.00%
Total11100.00%2100.00%

#endif /* CONFIG_DEBUG_FS */
static void dw_spi_set_cs(struct spi_device *spi, bool enable) { struct dw_spi *dws = spi_master_get_devdata(spi->master); struct chip_data *chip = spi_get_ctldata(spi); /* Chip select logic is inverted from spi_set_cs() */ if (chip && chip->cs_control) chip->cs_control(!enable); if (!enable) dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select)); }

Contributors

PersonTokensPropCommitsCommitProp
Andy Shevchenko72100.00%2100.00%
Total72100.00%2100.00%

/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws) { u32 tx_left, tx_room, rxtx_gap; tx_left = (dws->tx_end - dws->tx) / dws->n_bytes; tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR); /* * Another concern is about the tx/rx mismatch, we * though to use (dws->fifo_len - rxflr - txflr) as * one maximum value for tx, but it doesn't cover the * data which is out of tx/rx fifo and inside the * shift registers. So a control from sw point of * view is taken. */ rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx)) / dws->n_bytes; return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap)); }

Contributors

PersonTokensPropCommitsCommitProp
Alek Du9497.92%133.33%
Thor Thayer11.04%133.33%
H Hartley Sweeten11.04%133.33%
Total96100.00%3100.00%

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws) { u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes; return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR)); }

Contributors

PersonTokensPropCommitsCommitProp
Alek Du3988.64%125.00%
Jingoo Han36.82%125.00%
H Hartley Sweeten12.27%125.00%
Thor Thayer12.27%125.00%
Total44100.00%4100.00%


static void dw_writer(struct dw_spi *dws) { u32 max = tx_max(dws); u16 txw = 0; while (max--) { /* Set the tx word if the transfer's original "tx" is not null */ if (dws->tx_end - dws->len) { if (dws->n_bytes == 1) txw = *(u8 *)(dws->tx); else txw = *(u16 *)(dws->tx); } dw_write_io_reg(dws, DW_SPI_DR, txw); dws->tx += dws->n_bytes; } }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang8083.33%233.33%
Alek Du1414.58%233.33%
H Hartley Sweeten11.04%116.67%
Michael van der Westhuizen11.04%116.67%
Total96100.00%6100.00%


static void dw_reader(struct dw_spi *dws) { u32 max = rx_max(dws); u16 rxw; while (max--) { rxw = dw_read_io_reg(dws, DW_SPI_DR); /* Care rx only if the transfer's original "rx" is not null */ if (dws->rx_end - dws->len) { if (dws->n_bytes == 1) *(u8 *)(dws->rx) = rxw; else *(u16 *)(dws->rx) = rxw; } dws->rx += dws->n_bytes; } }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang8186.17%233.33%
Alek Du1111.70%233.33%
H Hartley Sweeten11.06%116.67%
Michael van der Westhuizen11.06%116.67%
Total94100.00%6100.00%


static void int_error_stop(struct dw_spi *dws, const char *msg) { spi_reset_chip(dws); dev_err(&dws->master->dev, "%s\n", msg); dws->master->cur_msg->status = -EIO; spi_finalize_current_transfer(dws->master); }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang4788.68%133.33%
Andy Shevchenko611.32%266.67%
Total53100.00%3100.00%


static irqreturn_t interrupt_transfer(struct dw_spi *dws) { u16 irq_status = dw_readl(dws, DW_SPI_ISR); /* Error handling */ if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) { dw_readl(dws, DW_SPI_ICR); int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun"); return IRQ_HANDLED; } dw_reader(dws); if (dws->rx_end == dws->rx) { spi_mask_intr(dws, SPI_INT_TXEI); spi_finalize_current_transfer(dws->master); return IRQ_HANDLED; } if (irq_status & SPI_INT_TXEI) { spi_mask_intr(dws, SPI_INT_TXEI); dw_writer(dws); /* Enable TX irq always, it will be disabled when RX finished */ spi_umask_intr(dws, SPI_INT_TXEI); } return IRQ_HANDLED; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang8168.64%228.57%
Alek Du3025.42%114.29%
Andy Shevchenko32.54%114.29%
Thor Thayer32.54%228.57%
H Hartley Sweeten10.85%114.29%
Total118100.00%7100.00%


static irqreturn_t dw_spi_irq(int irq, void *dev_id) { struct spi_master *master = dev_id; struct dw_spi *dws = spi_master_get_devdata(master); u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f; if (!irq_status) return IRQ_NONE; if (!master->cur_msg) { spi_mask_intr(dws, SPI_INT_TXEI); return IRQ_HANDLED; } return dws->transfer_handler(dws); }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang4558.44%116.67%
Yong Wang1620.78%116.67%
Andy Shevchenko1215.58%116.67%
Alek Du22.60%116.67%
Thor Thayer11.30%116.67%
H Hartley Sweeten11.30%116.67%
Total77100.00%6100.00%

/* Must be called inside pump_transfers() */
static int poll_transfer(struct dw_spi *dws) { do { dw_writer(dws); dw_reader(dws); cpu_relax(); } while (dws->rx_end > dws->rx); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Alek Du1741.46%120.00%
Feng Tang1639.02%240.00%
Andy Shevchenko49.76%120.00%
Major Lee49.76%120.00%
Total41100.00%5100.00%


static int dw_spi_transfer_one(struct spi_master *master, struct spi_device *spi, struct spi_transfer *transfer) { struct dw_spi *dws = spi_master_get_devdata(master); struct chip_data *chip = spi_get_ctldata(spi); u8 imask = 0; u16 txlevel = 0; u32 cr0; int ret; dws->dma_mapped = 0; dws->tx = (void *)transfer->tx_buf; dws->tx_end = dws->tx + transfer->len; dws->rx = transfer->rx_buf; dws->rx_end = dws->rx + transfer->len; dws->len = transfer->len; spi_enable_chip(dws, 0); /* Handle per transfer options for bpw and speed */ if (transfer->speed_hz != dws->current_freq) { if (transfer->speed_hz != chip->speed_hz) { /* clk_div doesn't support odd number */ chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe; chip->speed_hz = transfer->speed_hz; } dws->current_freq = transfer->speed_hz; spi_set_clk(dws, chip->clk_div); } if (transfer->bits_per_word == 8) { dws->n_bytes = 1; dws->dma_width = 1; } else if (transfer->bits_per_word == 16) { dws->n_bytes = 2; dws->dma_width = 2; } else { return -EINVAL; } /* Default SPI mode is SCPOL = 0, SCPH = 0 */ cr0 = (transfer->bits_per_word - 1) | (chip->type << SPI_FRF_OFFSET) | (spi->mode << SPI_MODE_OFFSET) | (chip->tmode << SPI_TMOD_OFFSET); /* * Adjust transfer mode if necessary. Requires platform dependent * chipselect mechanism. */ if (chip->cs_control) { if (dws->rx && dws->tx) chip->tmode = SPI_TMOD_TR; else if (dws->rx) chip->tmode = SPI_TMOD_RO; else chip->tmode = SPI_TMOD_TO; cr0 &= ~SPI_TMOD_MASK; cr0 |= (chip->tmode << SPI_TMOD_OFFSET); } dw_writel(dws, DW_SPI_CTRL0, cr0); /* Check if current transfer is a DMA transaction */ if (master->can_dma && master->can_dma(master, spi, transfer)) dws->dma_mapped = master->cur_msg_mapped; /* For poll mode just disable all interrupts */ spi_mask_intr(dws, 0xff); /* * Interrupt mode * we only need set the TXEI IRQ, as TX/RX always happen syncronizely */ if (dws->dma_mapped) { ret = dws->dma_ops->dma_setup(dws, transfer); if (ret < 0) { spi_enable_chip(dws, 1); return ret; } } else if (!chip->poll_mode) { txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes); dw_writel(dws, DW_SPI_TXFLTR, txlevel); /* Set the interrupt mask */ imask |= SPI_INT_TXEI | SPI_INT_TXOI | SPI_INT_RXUI | SPI_INT_RXOI; spi_umask_intr(dws, imask); dws->transfer_handler = interrupt_transfer; } spi_enable_chip(dws, 1); if (dws->dma_mapped) { ret = dws->dma_ops->dma_transfer(dws, transfer); if (ret < 0) return ret; } if (chip->poll_mode) return poll_transfer(dws); return 1; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang23242.96%420.00%
Andy Shevchenko22040.74%1050.00%
George Shore5510.19%15.00%
Matthias Seidel234.26%210.00%
Alek Du61.11%15.00%
Thor Thayer40.74%210.00%
Total540100.00%20100.00%


static void dw_spi_handle_err(struct spi_master *master, struct spi_message *msg) { struct dw_spi *dws = spi_master_get_devdata(master); if (dws->dma_mapped) dws->dma_ops->dma_stop(dws); spi_reset_chip(dws); }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang1941.30%125.00%
Andy Shevchenko1839.13%250.00%
Baruch Siach919.57%125.00%
Total46100.00%4100.00%

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi) { struct dw_spi_chip *chip_info = NULL; struct chip_data *chip; int ret; /* Only alloc on first setup */ chip = spi_get_ctldata(spi); if (!chip) { chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); if (!chip) return -ENOMEM; spi_set_ctldata(spi, chip); } /* * Protocol drivers may change the chip settings, so... * if chip_info exists, use it */ chip_info = spi->controller_data; /* chip_info doesn't always exist */ if (chip_info) { if (chip_info->cs_control) chip->cs_control = chip_info->cs_control; chip->poll_mode = chip_info->poll_mode; chip->type = chip_info->type; } chip->tmode = SPI_TMOD_TR; if (gpio_is_valid(spi->cs_gpio)) { ret = gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH)); if (ret) return ret; } return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Baruch Siach10264.15%233.33%
Feng Tang5333.33%116.67%
Andy Shevchenko21.26%116.67%
JiSheng Zhang10.63%116.67%
Axel Lin10.63%116.67%
Total159100.00%6100.00%


static void dw_spi_cleanup(struct spi_device *spi) { struct chip_data *chip = spi_get_ctldata(spi); kfree(chip); spi_set_ctldata(spi, NULL); }

Contributors

PersonTokensPropCommitsCommitProp
Axel Lin33100.00%1100.00%
Total33100.00%1100.00%

/* Restart the controller, disable all interrupts, clean rx fifo */
static void spi_hw_init(struct device *dev, struct dw_spi *dws) { spi_reset_chip(dws); /* * Try to detect the FIFO depth if not set by interface driver, * the depth could be from 2 to 256 from HW spec */ if (!dws->fifo_len) { u32 fifo; for (fifo = 1; fifo < 256; fifo++) { dw_writel(dws, DW_SPI_TXFLTR, fifo); if (fifo != dw_readl(dws, DW_SPI_TXFLTR)) break; } dw_writel(dws, DW_SPI_TXFLTR, 0); dws->fifo_len = (fifo == 1) ? 0 : fifo; dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len); } }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang7572.12%225.00%
Andy Shevchenko2322.12%337.50%
Thor Thayer32.88%112.50%
H Hartley Sweeten21.92%112.50%
Axel Lin10.96%112.50%
Total104100.00%8100.00%


int dw_spi_add_host(struct device *dev, struct dw_spi *dws) { struct spi_master *master; int ret; BUG_ON(dws == NULL); master = spi_alloc_master(dev, 0); if (!master) return -ENOMEM; dws->master = master; dws->type = SSI_MOTO_SPI; dws->dma_inited = 0; dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR); ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev), master); if (ret < 0) { dev_err(dev, "can not get IRQ\n"); goto err_free_master; } master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16); master->bus_num = dws->bus_num; master->num_chipselect = dws->num_cs; master->setup = dw_spi_setup; master->cleanup = dw_spi_cleanup; master->set_cs = dw_spi_set_cs; master->transfer_one = dw_spi_transfer_one; master->handle_err = dw_spi_handle_err; master->max_speed_hz = dws->max_freq; master->dev.of_node = dev->of_node; master->flags = SPI_MASTER_GPIO_SS; /* Basic HW init */ spi_hw_init(dev, dws); if (dws->dma_ops && dws->dma_ops->dma_init) { ret = dws->dma_ops->dma_init(dws); if (ret) { dev_warn(dev, "DMA init failed\n"); dws->dma_inited = 0; } else { master->can_dma = dws->dma_ops->can_dma; } } spi_master_set_devdata(master, dws); ret = devm_spi_register_master(dev, master); if (ret) { dev_err(&master->dev, "problem registering spi master\n"); goto err_dma_exit; } dw_spi_debugfs_init(dws); return 0; err_dma_exit: if (dws->dma_ops && dws->dma_ops->dma_exit) dws->dma_ops->dma_exit(dws); spi_enable_chip(dws, 0); free_irq(dws->irq, master); err_free_master: spi_master_put(master); return ret; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang26471.35%211.11%
Andy Shevchenko4411.89%738.89%
Thor Thayer164.32%211.11%
Stephen Warren143.78%15.56%
Axel Lin143.78%211.11%
Baruch Siach133.51%211.11%
Phil Reid41.08%15.56%
Yong Wang10.27%15.56%
Total370100.00%18100.00%

EXPORT_SYMBOL_GPL(dw_spi_add_host);
void dw_spi_remove_host(struct dw_spi *dws) { dw_spi_debugfs_remove(dws); if (dws->dma_ops && dws->dma_ops->dma_exit) dws->dma_ops->dma_exit(dws); spi_shutdown_chip(dws); free_irq(dws->irq, dws->master); }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang3975.00%240.00%
Andy Shevchenko1325.00%360.00%
Total52100.00%5100.00%

EXPORT_SYMBOL_GPL(dw_spi_remove_host);
int dw_spi_suspend_host(struct dw_spi *dws) { int ret; ret = spi_master_suspend(dws->master); if (ret) return ret; spi_shutdown_chip(dws); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang3286.49%133.33%
Baruch Siach38.11%133.33%
Andy Shevchenko25.41%133.33%
Total37100.00%3100.00%

EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
int dw_spi_resume_host(struct dw_spi *dws) { int ret; spi_hw_init(&dws->master->dev, dws); ret = spi_master_resume(dws->master); if (ret) dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret); return ret; }

Contributors

PersonTokensPropCommitsCommitProp
Feng Tang4581.82%133.33%
Andy Shevchenko712.73%133.33%
Baruch Siach35.45%133.33%
Total55100.00%3100.00%

EXPORT_SYMBOL_GPL(dw_spi_resume_host); MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>"); MODULE_DESCRIPTION("Driver for DesignWare SPI controller core"); MODULE_LICENSE("GPL v2");

Overall Contributors

PersonTokensPropCommitsCommitProp
Feng Tang177462.51%813.11%
Andy Shevchenko45015.86%2134.43%
Alek Du2157.58%23.28%
Baruch Siach1344.72%34.92%
George Shore602.11%23.28%
Axel Lin491.73%34.92%
Thor Thayer291.02%58.20%
Phil Reid260.92%23.28%
Matthias Seidel230.81%23.28%
H Hartley Sweeten230.81%11.64%
Yong Wang170.60%11.64%
Stephen Warren140.49%11.64%
Arnd Bergmann50.18%11.64%
Major Lee40.14%11.64%
Tejun Heo30.11%11.64%
Jingoo Han30.11%11.64%
Paul Gortmaker30.11%11.64%
Michael van der Westhuizen20.07%11.64%
Grant C. Likely20.07%23.28%
JiSheng Zhang10.04%11.64%
Stephen Boyd10.04%11.64%
Total2838100.00%61100.00%
Directory: drivers/spi
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.