cregit-Linux how code gets into the kernel

Release 4.16 drivers/clocksource/sun4i_timer.c

/*
 * Allwinner A1X SoCs timer handling.
 *
 * Copyright (C) 2012 Maxime Ripard
 *
 * Maxime Ripard <maxime.ripard@free-electrons.com>
 *
 * Based on code from
 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
 * Benn Huang <benn@allwinnertech.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
 * warranty of any kind, whether express or implied.
 */

#include <linux/clk.h>
#include <linux/clockchips.h>
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqreturn.h>
#include <linux/sched_clock.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>

#include "timer-of.h"


#define TIMER_IRQ_EN_REG	0x00

#define TIMER_IRQ_EN(val)		BIT(val)

#define TIMER_IRQ_ST_REG	0x04

#define TIMER_CTL_REG(val)	(0x10 * val + 0x10)

#define TIMER_CTL_ENABLE		BIT(0)

#define TIMER_CTL_RELOAD		BIT(1)

#define TIMER_CTL_CLK_SRC(val)		(((val) & 0x3) << 2)

#define TIMER_CTL_CLK_SRC_OSC24M		(1)

#define TIMER_CTL_CLK_PRES(val)		(((val) & 0x7) << 4)

#define TIMER_CTL_ONESHOT		BIT(7)

#define TIMER_INTVAL_REG(val)	(0x10 * (val) + 0x14)

#define TIMER_CNTVAL_REG(val)	(0x10 * (val) + 0x18)


#define TIMER_SYNC_TICKS	3

/*
 * When we disable a timer, we need to wait at least for 2 cycles of
 * the timer source clock. We will use for that the clocksource timer
 * that is already setup and runs at the same frequency than the other
 * timers, and we never will be disabled.
 */

static void sun4i_clkevt_sync(void __iomem *base) { u32 old = readl(base + TIMER_CNTVAL_REG(1)); while ((old - readl(base + TIMER_CNTVAL_REG(1))) < TIMER_SYNC_TICKS) cpu_relax(); }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard4088.89%266.67%
Daniel Lezcano511.11%133.33%
Total45100.00%3100.00%


static void sun4i_clkevt_time_stop(void __iomem *base, u8 timer) { u32 val = readl(base + TIMER_CTL_REG(timer)); writel(val & ~TIMER_CTL_ENABLE, base + TIMER_CTL_REG(timer)); sun4i_clkevt_sync(base); }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard3778.72%266.67%
Daniel Lezcano1021.28%133.33%
Total47100.00%3100.00%


static void sun4i_clkevt_time_setup(void __iomem *base, u8 timer, unsigned long delay) { writel(delay, base + TIMER_INTVAL_REG(timer)); }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard2480.00%266.67%
Daniel Lezcano620.00%133.33%
Total30100.00%3100.00%


static void sun4i_clkevt_time_start(void __iomem *base, u8 timer, bool periodic) { u32 val = readl(base + TIMER_CTL_REG(timer)); if (periodic) val &= ~TIMER_CTL_ONESHOT; else val |= TIMER_CTL_ONESHOT; writel(val | TIMER_CTL_ENABLE | TIMER_CTL_RELOAD, base + TIMER_CTL_REG(timer)); }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard5388.33%480.00%
Daniel Lezcano711.67%120.00%
Total60100.00%5100.00%


static int sun4i_clkevt_shutdown(struct clock_event_device *evt) { struct timer_of *to = to_timer_of(evt); sun4i_clkevt_time_stop(timer_of_base(to), 0); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Daniel Lezcano1544.12%125.00%
Maxime Ripard1235.29%250.00%
Viresh Kumar720.59%125.00%
Total34100.00%4100.00%


static int sun4i_clkevt_set_oneshot(struct clock_event_device *evt) { struct timer_of *to = to_timer_of(evt); sun4i_clkevt_time_stop(timer_of_base(to), 0); sun4i_clkevt_time_start(timer_of_base(to), 0, false); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Daniel Lezcano2043.48%120.00%
Viresh Kumar1634.78%120.00%
Maxime Ripard1021.74%360.00%
Total46100.00%5100.00%


static int sun4i_clkevt_set_periodic(struct clock_event_device *evt) { struct timer_of *to = to_timer_of(evt); sun4i_clkevt_time_stop(timer_of_base(to), 0); sun4i_clkevt_time_setup(timer_of_base(to), 0, timer_of_period(to)); sun4i_clkevt_time_start(timer_of_base(to), 0, true); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Daniel Lezcano2947.54%120.00%
Viresh Kumar1727.87%120.00%
Maxime Ripard1524.59%360.00%
Total61100.00%5100.00%


static int sun4i_clkevt_next_event(unsigned long evt, struct clock_event_device *clkevt) { struct timer_of *to = to_timer_of(clkevt); sun4i_clkevt_time_stop(timer_of_base(to), 0); sun4i_clkevt_time_setup(timer_of_base(to), 0, evt - TIMER_SYNC_TICKS); sun4i_clkevt_time_start(timer_of_base(to), 0, false); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard3859.38%685.71%
Daniel Lezcano2640.62%114.29%
Total64100.00%7100.00%


static void sun4i_timer_clear_interrupt(void __iomem *base) { writel(TIMER_IRQ_EN(0), base + TIMER_IRQ_ST_REG); }

Contributors

PersonTokensPropCommitsCommitProp
Chen-Yu Tsai1982.61%150.00%
Daniel Lezcano417.39%150.00%
Total23100.00%2100.00%


static irqreturn_t sun4i_timer_interrupt(int irq, void *dev_id) { struct clock_event_device *evt = (struct clock_event_device *)dev_id; struct timer_of *to = to_timer_of(evt); sun4i_timer_clear_interrupt(timer_of_base(to)); evt->event_handler(evt); return IRQ_HANDLED; }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard3667.92%250.00%
Daniel Lezcano1630.19%125.00%
Chen-Yu Tsai11.89%125.00%
Total53100.00%4100.00%

static struct timer_of to = { .flags = TIMER_OF_IRQ | TIMER_OF_CLOCK | TIMER_OF_BASE, .clkevt = { .name = "sun4i_tick", .rating = 350, .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, .set_state_shutdown = sun4i_clkevt_shutdown, .set_state_periodic = sun4i_clkevt_set_periodic, .set_state_oneshot = sun4i_clkevt_set_oneshot, .tick_resume = sun4i_clkevt_shutdown, .set_next_event = sun4i_clkevt_next_event, .cpumask = cpu_possible_mask, }, .of_irq = { .handler = sun4i_timer_interrupt, .flags = IRQF_TIMER | IRQF_IRQPOLL, }, };
static u64 notrace sun4i_timer_sched_read(void) { return ~readl(timer_of_base(&to) + TIMER_CNTVAL_REG(1)); }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard1872.00%133.33%
Daniel Lezcano520.00%133.33%
Stephen Boyd28.00%133.33%
Total25100.00%3100.00%


static int __init sun4i_timer_init(struct device_node *node) { int ret; u32 val; ret = timer_of_init(node, &to); if (ret) return ret; writel(~0, timer_of_base(&to) + TIMER_INTVAL_REG(1)); writel(TIMER_CTL_ENABLE | TIMER_CTL_RELOAD | TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M), timer_of_base(&to) + TIMER_CTL_REG(1)); /* * sched_clock_register does not have priorities, and on sun6i and * later there is a better sched_clock registered by arm_arch_timer.c */ if (of_machine_is_compatible("allwinner,sun4i-a10") || of_machine_is_compatible("allwinner,sun5i-a13") || of_machine_is_compatible("allwinner,sun5i-a10s")) sched_clock_register(sun4i_timer_sched_read, 32, timer_of_rate(&to)); ret = clocksource_mmio_init(timer_of_base(&to) + TIMER_CNTVAL_REG(1), node->name, timer_of_rate(&to), 350, 32, clocksource_mmio_readl_down); if (ret) { pr_err("Failed to register clocksource\n"); return ret; } writel(TIMER_CTL_CLK_SRC(TIMER_CTL_CLK_SRC_OSC24M), timer_of_base(&to) + TIMER_CTL_REG(0)); /* Make sure timer is stopped before playing with interrupts */ sun4i_clkevt_time_stop(timer_of_base(&to), 0); /* clear timer0 interrupt */ sun4i_timer_clear_interrupt(timer_of_base(&to)); clockevents_config_and_register(&to.clkevt, timer_of_rate(&to), TIMER_SYNC_TICKS, 0xffffffff); /* Enable timer0 interrupt */ val = readl(timer_of_base(&to) + TIMER_IRQ_EN_REG); writel(val | TIMER_IRQ_EN(0), timer_of_base(&to) + TIMER_IRQ_EN_REG); return ret; }

Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard12751.63%956.25%
Daniel Lezcano9136.99%212.50%
Hans de Goede187.32%16.25%
Marc Zyngier62.44%16.25%
Chen-Yu Tsai20.81%16.25%
Stephen Boyd10.41%16.25%
Rafał Miłecki10.41%16.25%
Total246100.00%16100.00%

TIMER_OF_DECLARE(sun4i, "allwinner,sun4i-a10-timer", sun4i_timer_init);

Overall Contributors

PersonTokensPropCommitsCommitProp
Maxime Ripard53857.85%1765.38%
Daniel Lezcano30232.47%311.54%
Viresh Kumar404.30%13.85%
Chen-Yu Tsai222.37%13.85%
Hans de Goede181.94%13.85%
Marc Zyngier60.65%13.85%
Stephen Boyd30.32%13.85%
Rafał Miłecki10.11%13.85%
Total930100.00%26100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.