cregit-Linux how code gets into the kernel

Release 4.16 drivers/net/ethernet/apm/xgene-v2/mac.c

/*
 * Applied Micro X-Gene SoC Ethernet v2 Driver
 *
 * Copyright (c) 2017, Applied Micro Circuits Corporation
 * Author(s): Iyappan Subramanian <isubramanian@apm.com>
 *            Keyur Chudgar <kchudgar@apm.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#include "main.h"


void xge_mac_reset(struct xge_pdata *pdata) { xge_wr_csr(pdata, MAC_CONFIG_1, SOFT_RESET); xge_wr_csr(pdata, MAC_CONFIG_1, 0); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian28100.00%1100.00%
Total28100.00%1100.00%


void xge_mac_set_speed(struct xge_pdata *pdata) { u32 icm0, icm2, ecm0, mc2; u32 intf_ctrl, rgmii; icm0 = xge_rd_csr(pdata, ICM_CONFIG0_REG_0); icm2 = xge_rd_csr(pdata, ICM_CONFIG2_REG_0); ecm0 = xge_rd_csr(pdata, ECM_CONFIG0_REG_0); rgmii = xge_rd_csr(pdata, RGMII_REG_0); mc2 = xge_rd_csr(pdata, MAC_CONFIG_2); intf_ctrl = xge_rd_csr(pdata, INTERFACE_CONTROL); icm2 |= CFG_WAITASYNCRD_EN; switch (pdata->phy_speed) { case SPEED_10: SET_REG_BITS(&mc2, INTF_MODE, 1); SET_REG_BITS(&intf_ctrl, HD_MODE, 0); SET_REG_BITS(&icm0, CFG_MACMODE, 0); SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 500); SET_REG_BIT(&rgmii, CFG_SPEED_125, 0); break; case SPEED_100: SET_REG_BITS(&mc2, INTF_MODE, 1); SET_REG_BITS(&intf_ctrl, HD_MODE, 1); SET_REG_BITS(&icm0, CFG_MACMODE, 1); SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 80); SET_REG_BIT(&rgmii, CFG_SPEED_125, 0); break; default: SET_REG_BITS(&mc2, INTF_MODE, 2); SET_REG_BITS(&intf_ctrl, HD_MODE, 2); SET_REG_BITS(&icm0, CFG_MACMODE, 2); SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 16); SET_REG_BIT(&rgmii, CFG_SPEED_125, 1); break; } mc2 |= FULL_DUPLEX | CRC_EN | PAD_CRC; SET_REG_BITS(&ecm0, CFG_WFIFOFULLTHR, 0x32); xge_wr_csr(pdata, MAC_CONFIG_2, mc2); xge_wr_csr(pdata, INTERFACE_CONTROL, intf_ctrl); xge_wr_csr(pdata, RGMII_REG_0, rgmii); xge_wr_csr(pdata, ICM_CONFIG0_REG_0, icm0); xge_wr_csr(pdata, ICM_CONFIG2_REG_0, icm2); xge_wr_csr(pdata, ECM_CONFIG0_REG_0, ecm0); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian322100.00%1100.00%
Total322100.00%1100.00%


void xge_mac_set_station_addr(struct xge_pdata *pdata) { u8 *dev_addr = pdata->ndev->dev_addr; u32 addr0, addr1; addr0 = (dev_addr[3] << 24) | (dev_addr[2] << 16) | (dev_addr[1] << 8) | dev_addr[0]; addr1 = (dev_addr[5] << 24) | (dev_addr[4] << 16); xge_wr_csr(pdata, STATION_ADDR0, addr0); xge_wr_csr(pdata, STATION_ADDR1, addr1); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian97100.00%2100.00%
Total97100.00%2100.00%


void xge_mac_init(struct xge_pdata *pdata) { xge_mac_reset(pdata); xge_mac_set_speed(pdata); xge_mac_set_station_addr(pdata); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian25100.00%1100.00%
Total25100.00%1100.00%


void xge_mac_enable(struct xge_pdata *pdata) { u32 data; data = xge_rd_csr(pdata, MAC_CONFIG_1); data |= TX_EN | RX_EN; xge_wr_csr(pdata, MAC_CONFIG_1, data); data = xge_rd_csr(pdata, MAC_CONFIG_1); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian46100.00%1100.00%
Total46100.00%1100.00%


void xge_mac_disable(struct xge_pdata *pdata) { u32 data; data = xge_rd_csr(pdata, MAC_CONFIG_1); data &= ~(TX_EN | RX_EN); xge_wr_csr(pdata, MAC_CONFIG_1, data); }

Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian40100.00%1100.00%
Total40100.00%1100.00%


Overall Contributors

PersonTokensPropCommitsCommitProp
Iyappan Subramanian562100.00%2100.00%
Total562100.00%2100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.