cregit-Linux how code gets into the kernel

Release 4.17 arch/arm/mach-imx/mach-imx6q.c

/*
 * Copyright 2011-2013 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

#include <linux/clk.h>
#include <linux/clkdev.h>
#include <linux/cpu.h>
#include <linux/delay.h>
#include <linux/export.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/irqchip.h>
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
#include <linux/of_platform.h>
#include <linux/pm_opp.h>
#include <linux/pci.h>
#include <linux/phy.h>
#include <linux/reboot.h>
#include <linux/regmap.h>
#include <linux/micrel_phy.h>
#include <linux/mfd/syscon.h>
#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/system_misc.h>

#include "common.h"
#include "cpuidle.h"
#include "hardware.h"

/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */

static int ksz9021rn_phy_fixup(struct phy_device *phydev) { if (IS_BUILTIN(CONFIG_PHYLIB)) { /* min rx data delay */ phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW); phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000); /* max rx/tx clock delay, min rx/tx control delay */ phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0); phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL, MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW); } return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Richard Zhao5371.62%125.00%
Dinh Nguyen1216.22%125.00%
Shawn Guo810.81%125.00%
Arnd Bergmann11.35%125.00%
Total74100.00%4100.00%


static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val) { phy_write(dev, 0x0d, device); phy_write(dev, 0x0e, reg); phy_write(dev, 0x0d, (1 << 14) | device); phy_write(dev, 0x0e, val); }

Contributors

PersonTokensPropCommitsCommitProp
Sascha Hauer3861.29%150.00%
Richard Zhao2438.71%150.00%
Total62100.00%2100.00%


static int ksz9031rn_phy_fixup(struct phy_device *dev) { /* * min rx data delay, max rx/tx clock delay, * min rx/tx control delay */ mmd_write_reg(dev, 2, 4, 0); mmd_write_reg(dev, 2, 5, 0); mmd_write_reg(dev, 2, 8, 0x003ff); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Sascha Hauer3572.92%125.00%
Richard Zhao1122.92%250.00%
Shawn Guo24.17%125.00%
Total48100.00%4100.00%

/* * fixup for PLX PEX8909 bridge to configure GPIO1-7 as output High * as they are used for slots1-7 PERST# */
static void ventana_pciesw_early_fixup(struct pci_dev *dev) { u32 dw; if (!of_machine_is_compatible("gw,ventana")) return; if (dev->devfn != 0) return; pci_read_config_dword(dev, 0x62c, &dw); dw |= 0xaaa8; // GPIO1-7 outputs pci_write_config_dword(dev, 0x62c, dw); pci_read_config_dword(dev, 0x644, &dw); dw |= 0xfe; // GPIO1-7 output high pci_write_config_dword(dev, 0x644, dw); msleep(100); }

Contributors

PersonTokensPropCommitsCommitProp
Tim Harvey85100.00%1100.00%
Total85100.00%1100.00%

DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8609, ventana_pciesw_early_fixup); DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8606, ventana_pciesw_early_fixup); DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8604, ventana_pciesw_early_fixup);
static int ar8031_phy_fixup(struct phy_device *dev) { u16 val; /* To enable AR8031 output a 125MHz clk from CLK_25M */ phy_write(dev, 0xd, 0x7); phy_write(dev, 0xe, 0x8016); phy_write(dev, 0xd, 0x4007); val = phy_read(dev, 0xe); val &= 0xffe3; val |= 0x18; phy_write(dev, 0xe, val); /* introduce tx clock delay */ phy_write(dev, 0x1d, 0x5); val = phy_read(dev, 0x1e); val |= 0x0100; phy_write(dev, 0x1e, val); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Sascha Hauer6361.17%150.00%
Nicolin Chen4038.83%150.00%
Total103100.00%2100.00%

#define PHY_ID_AR8031 0x004dd074
static int ar8035_phy_fixup(struct phy_device *dev) { u16 val; /* Ar803x phy SmartEEE feature cause link status generates glitch, * which cause ethernet link down/up issue, so disable SmartEEE */ phy_write(dev, 0xd, 0x3); phy_write(dev, 0xe, 0x805d); phy_write(dev, 0xd, 0x4003); val = phy_read(dev, 0xe); phy_write(dev, 0xe, val & ~(1 << 8)); /* * Enable 125MHz clock from CLK_25M on the AR8031. This * is fed in to the IMX6 on the ENET_REF_CLK (V22) pad. * Also, introduce a tx clock delay. * * This is the same as is the AR8031 fixup. */ ar8031_phy_fixup(dev); /*check phy power*/ val = phy_read(dev, 0x0); if (val & BMCR_PDOWN) phy_write(dev, 0x0, val & ~BMCR_PDOWN); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
Russell King104100.00%1100.00%
Total104100.00%1100.00%

#define PHY_ID_AR8035 0x004dd072
static void __init imx6q_enet_phy_init(void) { if (IS_BUILTIN(CONFIG_PHYLIB)) { phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK, ksz9021rn_phy_fixup); phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK, ksz9031rn_phy_fixup); phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffef, ar8031_phy_fixup); phy_register_fixup_for_uid(PHY_ID_AR8035, 0xffffffef, ar8035_phy_fixup); } }

Contributors

PersonTokensPropCommitsCommitProp
Nicolin Chen1629.63%111.11%
Richard Zhao1324.07%111.11%
Sascha Hauer1324.07%333.33%
Russell King916.67%111.11%
Arnd Bergmann11.85%111.11%
Fabio Estevam11.85%111.11%
Shawn Guo11.85%111.11%
Total54100.00%9100.00%


static void __init imx6q_1588_init(void) { struct device_node *np; struct clk *ptp_clk; struct clk *enet_ref; struct regmap *gpr; u32 clksel; np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-fec"); if (!np) { pr_warn("%s: failed to find fec node\n", __func__); return; } ptp_clk = of_clk_get(np, 2); if (IS_ERR(ptp_clk)) { pr_warn("%s: failed to get ptp clock\n", __func__); goto put_node; } enet_ref = clk_get_sys(NULL, "enet_ref"); if (IS_ERR(enet_ref)) { pr_warn("%s: failed to get enet clock\n", __func__); goto put_ptp_clk; } /* * If enet_ref from ANATOP/CCM is the PTP clock source, we need to * set bit IOMUXC_GPR1[21]. Or the PTP clock must be from pad * (external OSC), and we need to clear the bit. */ clksel = clk_is_match(ptp_clk, enet_ref) ? IMX6Q_GPR1_ENET_CLK_SEL_ANATOP : IMX6Q_GPR1_ENET_CLK_SEL_PAD; gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); if (!IS_ERR(gpr)) regmap_update_bits(gpr, IOMUXC_GPR1, IMX6Q_GPR1_ENET_CLK_SEL_MASK, clksel); else pr_err("failed to find fsl,imx6q-iomuxc-gpr regmap\n"); clk_put(enet_ref); put_ptp_clk: clk_put(ptp_clk); put_node: of_node_put(np); }

Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo13474.86%240.00%
Frank Li4223.46%120.00%
Philipp Zabel21.12%120.00%
Jean Guyomarc'h10.56%120.00%
Total179100.00%5100.00%


static void __init imx6q_axi_init(void) { struct regmap *gpr; unsigned int mask; gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr"); if (!IS_ERR(gpr)) { /* * Enable the cacheable attribute of VPU and IPU * AXI transactions. */ mask = IMX6Q_GPR4_VPU_WR_CACHE_SEL | IMX6Q_GPR4_VPU_RD_CACHE_SEL | IMX6Q_GPR4_VPU_P_WR_CACHE_VAL | IMX6Q_GPR4_VPU_P_RD_CACHE_VAL_MASK | IMX6Q_GPR4_IPU_WR_CACHE_CTL | IMX6Q_GPR4_IPU_RD_CACHE_CTL; regmap_update_bits(gpr, IOMUXC_GPR4, mask, mask); /* Increase IPU read QoS priority */ regmap_update_bits(gpr, IOMUXC_GPR6, IMX6Q_GPR6_IPU1_ID00_RD_QOS_MASK | IMX6Q_GPR6_IPU1_ID01_RD_QOS_MASK, (0xf << 16) | (0x7 << 20)); regmap_update_bits(gpr, IOMUXC_GPR7, IMX6Q_GPR7_IPU2_ID00_RD_QOS_MASK | IMX6Q_GPR7_IPU2_ID01_RD_QOS_MASK, (0xf << 16) | (0x7 << 20)); } else { pr_warn("failed to find fsl,imx6q-iomuxc-gpr regmap\n"); } }

Contributors

PersonTokensPropCommitsCommitProp
Philipp Zabel116100.00%1100.00%
Total116100.00%1100.00%


static void __init imx6q_init_machine(void) { struct device *parent; if (cpu_is_imx6q() && imx_get_soc_revision() == IMX_CHIP_REVISION_2_0) imx_print_silicon_rev("i.MX6QP", IMX_CHIP_REVISION_1_0); else imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q", imx_get_soc_revision()); parent = imx_soc_device_init(); if (parent == NULL) pr_warn("failed to initialize soc device\n"); imx6q_enet_phy_init(); of_platform_default_populate(NULL, NULL, parent); imx_anatop_init(); cpu_is_imx6q() ? imx6q_pm_init() : imx6dl_pm_init(); imx6q_1588_init(); imx6q_axi_init(); }

Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo4246.15%325.00%
Bai Ping1819.78%18.33%
Sebastian Hesselbarth1213.19%18.33%
Anson Huang99.89%216.67%
Philipp Zabel33.30%18.33%
Frank Li33.30%18.33%
Nicolin Chen22.20%18.33%
Sascha Hauer11.10%18.33%
Kefeng Wang11.10%18.33%
Total91100.00%12100.00%


static void __init imx6q_init_late(void) { /* * WAIT mode is broken on imx6 Dual/Quad revision 1.0 and 1.1 so * there is no point to run cpuidle on them. * * It does work on imx6 Solo/DualLite starting from 1.1 */ if ((cpu_is_imx6q() && imx_get_soc_revision() > IMX_CHIP_REVISION_1_1) || (cpu_is_imx6dl() && imx_get_soc_revision() > IMX_CHIP_REVISION_1_0)) imx6q_cpuidle_init(); if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) platform_device_register_simple("imx6q-cpufreq", -1, NULL, 0); }

Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo2037.04%457.14%
Leonard Crestez1629.63%114.29%
Fabio Estevam916.67%114.29%
Robert Lee916.67%114.29%
Total54100.00%7100.00%


static void __init imx6q_map_io(void) { debug_ll_io_init(); imx_scu_map_io(); }

Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo15100.00%2100.00%
Total15100.00%2100.00%


static void __init imx6q_init_irq(void) { imx_gpc_check_dt(); imx_init_revision_from_anatop(); imx_init_l2cache(); imx_src_init(); irqchip_init(); imx6_pm_ccm_init("fsl,imx6q-ccm"); }

Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo1241.38%457.14%
Dirk Behme1241.38%114.29%
Marc Zyngier310.34%114.29%
Rob Herring26.90%114.29%
Total29100.00%7100.00%

static const char * const imx6q_dt_compat[] __initconst = { "fsl,imx6dl", "fsl,imx6q", "fsl,imx6qp", NULL, }; DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)") .l2c_aux_val = 0, .l2c_aux_mask = ~0, .smp = smp_ops(imx_smp_ops), .map_io = imx6q_map_io, .init_irq = imx6q_init_irq, .init_machine = imx6q_init_machine, .init_late = imx6q_init_late, .dt_compat = imx6q_dt_compat, MACHINE_END

Overall Contributors

PersonTokensPropCommitsCommitProp
Shawn Guo31526.18%1833.33%
Sascha Hauer15612.97%47.41%
Philipp Zabel12210.14%23.70%
Tim Harvey1199.89%11.85%
Russell King1179.73%11.85%
Richard Zhao1169.64%47.41%
Nicolin Chen584.82%11.85%
Frank Li453.74%11.85%
Bai Ping201.66%11.85%
Robert Lee191.58%11.85%
Leonard Crestez161.33%11.85%
Marc Zyngier131.08%35.56%
Dirk Behme121.00%11.85%
Dinh Nguyen121.00%11.85%
Sebastian Hesselbarth121.00%11.85%
Andrey Smirnov110.91%11.85%
Fabio Estevam100.83%23.70%
Anson Huang100.83%23.70%
Rob Herring50.42%11.85%
Dong Aisheng40.33%11.85%
Robin Holt30.25%11.85%
David Howells30.25%11.85%
Arnd Bergmann20.17%11.85%
Kefeng Wang10.08%11.85%
Nishanth Menon10.08%11.85%
Jean Guyomarc'h10.08%11.85%
Total1203100.00%54100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with cregit.