cregit-Linux how code gets into the kernel

Release 4.7 drivers/clk/clk-fixed-factor.c

Directory: drivers/clk
/*
 * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Standard functionality for the common clock API.
 */
#include <linux/module.h>
#include <linux/clk-provider.h>
#include <linux/slab.h>
#include <linux/err.h>
#include <linux/of.h>

/*
 * DOC: basic fixed multiplier and divider clock that cannot gate
 *
 * Traits of this clock:
 * prepare - clk_prepare only ensures that parents are prepared
 * enable - clk_enable only ensures that parents are enabled
 * rate - rate is fixed.  clk->rate = parent->rate / div * mult
 * parent - fixed parent.  No clk_set_parent support
 */


static unsigned long clk_factor_recalc_rate(struct clk_hw *hw, unsigned long parent_rate) { struct clk_fixed_factor *fix = to_clk_fixed_factor(hw); unsigned long long int rate; rate = (unsigned long long int)parent_rate * fix->mult; do_div(rate, fix->div); return (unsigned long)rate; }

Contributors

PersonTokensPropCommitsCommitProp
sascha hauersascha hauer3556.45%150.00%
haojian zhuanghaojian zhuang2743.55%150.00%
Total62100.00%2100.00%


static long clk_factor_round_rate(struct clk_hw *hw, unsigned long rate, unsigned long *prate) { struct clk_fixed_factor *fix = to_clk_fixed_factor(hw); if (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) { unsigned long best_parent; best_parent = (rate / fix->mult) * fix->div; *prate = clk_hw_round_rate(clk_hw_get_parent(hw), best_parent); } return (*prate / fix->div) * fix->mult; }

Contributors

PersonTokensPropCommitsCommitProp
sascha hauersascha hauer8396.51%133.33%
stephen boydstephen boyd33.49%266.67%
Total86100.00%3100.00%


static int clk_factor_set_rate(struct clk_hw *hw, unsigned long rate, unsigned long parent_rate) { /* * We must report success but we can do so unconditionally because * clk_factor_round_rate returns values that ensure this call is a * nop. */ return 0; }

Contributors

PersonTokensPropCommitsCommitProp
sascha hauersascha hauer2295.65%150.00%
daniel thompsondaniel thompson14.35%150.00%
Total23100.00%2100.00%

const struct clk_ops clk_fixed_factor_ops = { .round_rate = clk_factor_round_rate, .set_rate = clk_factor_set_rate, .recalc_rate = clk_factor_recalc_rate, }; EXPORT_SYMBOL_GPL(clk_fixed_factor_ops);
struct clk_hw *clk_hw_register_fixed_factor(struct device *dev, const char *name, const char *parent_name, unsigned long flags, unsigned int mult, unsigned int div) { struct clk_fixed_factor *fix; struct clk_init_data init; struct clk_hw *hw; int ret; fix = kmalloc(sizeof(*fix), GFP_KERNEL); if (!fix) return ERR_PTR(-ENOMEM); /* struct clk_fixed_factor assignments */ fix->mult = mult; fix->div = div; fix->hw.init = &init; init.name = name; init.ops = &clk_fixed_factor_ops; init.flags = flags | CLK_IS_BASIC; init.parent_names = &parent_name; init.num_parents = 1; hw = &fix->hw; ret = clk_hw_register(dev, hw); if (ret) { kfree(fix); hw = ERR_PTR(ret); } return hw; }

Contributors

PersonTokensPropCommitsCommitProp
sascha hauersascha hauer12775.15%133.33%
stephen boydstephen boyd4023.67%133.33%
rajendra nayakrajendra nayak21.18%133.33%
Total169100.00%3100.00%

EXPORT_SYMBOL_GPL(clk_hw_register_fixed_factor);
struct clk *clk_register_fixed_factor(struct device *dev, const char *name, const char *parent_name, unsigned long flags, unsigned int mult, unsigned int div) { struct clk_hw *hw; hw = clk_hw_register_fixed_factor(dev, name, parent_name, flags, mult, div); if (IS_ERR(hw)) return ERR_CAST(hw); return hw->clk; }

Contributors

PersonTokensPropCommitsCommitProp
stephen boydstephen boyd5979.73%150.00%
sascha hauersascha hauer1520.27%150.00%
Total74100.00%2100.00%

EXPORT_SYMBOL_GPL(clk_register_fixed_factor);
void clk_unregister_fixed_factor(struct clk *clk) { struct clk_hw *hw; hw = __clk_get_hw(clk); if (!hw) return; clk_unregister(clk); kfree(to_clk_fixed_factor(hw)); }

Contributors

PersonTokensPropCommitsCommitProp
masahiro yamadamasahiro yamada41100.00%1100.00%
Total41100.00%1100.00%

EXPORT_SYMBOL_GPL(clk_unregister_fixed_factor);
void clk_hw_unregister_fixed_factor(struct clk_hw *hw) { struct clk_fixed_factor *fix; fix = to_clk_fixed_factor(hw); clk_hw_unregister(hw); kfree(fix); }

Contributors

PersonTokensPropCommitsCommitProp
stephen boydstephen boyd32100.00%1100.00%
Total32100.00%1100.00%

EXPORT_SYMBOL_GPL(clk_hw_unregister_fixed_factor); #ifdef CONFIG_OF /** * of_fixed_factor_clk_setup() - Setup function for simple fixed factor clock */
void __init of_fixed_factor_clk_setup(struct device_node *node) { struct clk *clk; const char *clk_name = node->name; const char *parent_name; u32 div, mult; if (of_property_read_u32(node, "clock-div", &div)) { pr_err("%s Fixed factor clock <%s> must have a clock-div property\n", __func__, node->name); return; } if (of_property_read_u32(node, "clock-mult", &mult)) { pr_err("%s Fixed factor clock <%s> must have a clock-mult property\n", __func__, node->name); return; } of_property_read_string(node, "clock-output-names", &clk_name); parent_name = of_clk_get_parent_name(node, 0); clk = clk_register_fixed_factor(NULL, clk_name, parent_name, 0, mult, div); if (!IS_ERR(clk)) of_clk_add_provider(node, of_clk_src_simple_get, clk); }

Contributors

PersonTokensPropCommitsCommitProp
gregory clementgregory clement13999.29%150.00%
ezequiel garciaezequiel garcia10.71%150.00%
Total140100.00%2100.00%

EXPORT_SYMBOL_GPL(of_fixed_factor_clk_setup); CLK_OF_DECLARE(fixed_factor_clk, "fixed-factor-clock", of_fixed_factor_clk_setup); #endif

Overall Contributors

PersonTokensPropCommitsCommitProp
sascha hauersascha hauer32245.29%19.09%
gregory clementgregory clement16222.78%19.09%
stephen boydstephen boyd14420.25%327.27%
masahiro yamadamasahiro yamada466.47%19.09%
haojian zhuanghaojian zhuang273.80%19.09%
michael turquettemichael turquette50.70%19.09%
rajendra nayakrajendra nayak20.28%19.09%
daniel thompsondaniel thompson20.28%19.09%
ezequiel garciaezequiel garcia10.14%19.09%
Total711100.00%11100.00%
Directory: drivers/clk
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
{% endraw %}