cregit-Linux how code gets into the kernel

Release 4.7 drivers/gpu/drm/amd/amdgpu/vce_v3_0.c

/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * Authors: Christian König <christian.koenig@amd.com>
 */

#include <linux/firmware.h>
#include <drm/drmP.h>
#include "amdgpu.h"
#include "amdgpu_vce.h"
#include "vid.h"
#include "vce/vce_3_0_d.h"
#include "vce/vce_3_0_sh_mask.h"
#include "oss/oss_3_0_d.h"
#include "oss/oss_3_0_sh_mask.h"
#include "gca/gfx_8_0_d.h"
#include "smu/smu_7_1_2_d.h"
#include "smu/smu_7_1_2_sh_mask.h"


#define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT	0x04

#define GRBM_GFX_INDEX__VCE_INSTANCE_MASK	0x10

#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR0	0x8616

#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR1	0x8617

#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2	0x8618


#define VCE_V3_0_FW_SIZE	(384 * 1024)

#define VCE_V3_0_STACK_SIZE	(64 * 1024)

#define VCE_V3_0_DATA_SIZE	((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))

static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx);
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev);
static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev);

/**
 * vce_v3_0_ring_get_rptr - get read pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Returns the current hardware read pointer
 */

static uint32_t vce_v3_0_ring_get_rptr(struct amdgpu_ring *ring) { struct amdgpu_device *adev = ring->adev; if (ring == &adev->vce.ring[0]) return RREG32(mmVCE_RB_RPTR); else return RREG32(mmVCE_RB_RPTR2); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher47100.00%1100.00%
Total47100.00%1100.00%

/** * vce_v3_0_ring_get_wptr - get write pointer * * @ring: amdgpu_ring pointer * * Returns the current hardware write pointer */
static uint32_t vce_v3_0_ring_get_wptr(struct amdgpu_ring *ring) { struct amdgpu_device *adev = ring->adev; if (ring == &adev->vce.ring[0]) return RREG32(mmVCE_RB_WPTR); else return RREG32(mmVCE_RB_WPTR2); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher47100.00%1100.00%
Total47100.00%1100.00%

/** * vce_v3_0_ring_set_wptr - set write pointer * * @ring: amdgpu_ring pointer * * Commits the write pointer to the hardware */
static void vce_v3_0_ring_set_wptr(struct amdgpu_ring *ring) { struct amdgpu_device *adev = ring->adev; if (ring == &adev->vce.ring[0]) WREG32(mmVCE_RB_WPTR, ring->wptr); else WREG32(mmVCE_RB_WPTR2, ring->wptr); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher53100.00%1100.00%
Total53100.00%1100.00%


static void vce_v3_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override) { u32 tmp, data; tmp = data = RREG32(mmVCE_RB_ARB_CTRL); if (override) data |= VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE_MASK; else data &= ~VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE_MASK; if (tmp != data) WREG32(mmVCE_RB_ARB_CTRL, data); }

Contributors

PersonTokensPropCommitsCommitProp
eric huangeric huang55100.00%1100.00%
Total55100.00%1100.00%


static void vce_v3_0_set_vce_sw_clock_gating(struct amdgpu_device *adev, bool gated) { u32 tmp, data; /* Set Override to disable Clock Gating */ vce_v3_0_override_vce_clock_gating(adev, true); if (!gated) { /* Force CLOCK ON for VCE_CLOCK_GATING_B, * {*_FORCE_ON, *_FORCE_OFF} = {1, 0} * VREG can be FORCE ON or set to Dynamic, but can't be OFF */ tmp = data = RREG32(mmVCE_CLOCK_GATING_B); data |= 0x1ff; data &= ~0xef0000; if (tmp != data) WREG32(mmVCE_CLOCK_GATING_B, data); /* Force CLOCK ON for VCE_UENC_CLOCK_GATING, * {*_FORCE_ON, *_FORCE_OFF} = {1, 0} */ tmp = data = RREG32(mmVCE_UENC_CLOCK_GATING); data |= 0x3ff000; data &= ~0xffc00000; if (tmp != data) WREG32(mmVCE_UENC_CLOCK_GATING, data); /* set VCE_UENC_CLOCK_GATING_2 */ tmp = data = RREG32(mmVCE_UENC_CLOCK_GATING_2); data |= 0x2; data &= ~0x2; if (tmp != data) WREG32(mmVCE_UENC_CLOCK_GATING_2, data); /* Force CLOCK ON for VCE_UENC_REG_CLOCK_GATING */ tmp = data = RREG32(mmVCE_UENC_REG_CLOCK_GATING); data |= 0x37f; if (tmp != data) WREG32(mmVCE_UENC_REG_CLOCK_GATING, data); /* Force VCE_UENC_DMA_DCLK_CTRL Clock ON */ tmp = data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL); data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK | VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK | VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK | 0x8; if (tmp != data) WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data); } else { /* Force CLOCK OFF for VCE_CLOCK_GATING_B, * {*, *_FORCE_OFF} = {*, 1} * set VREG to Dynamic, as it can't be OFF */ tmp = data = RREG32(mmVCE_CLOCK_GATING_B); data &= ~0x80010; data |= 0xe70008; if (tmp != data) WREG32(mmVCE_CLOCK_GATING_B, data); /* Force CLOCK OFF for VCE_UENC_CLOCK_GATING, * Force ClOCK OFF takes precedent over Force CLOCK ON setting. * {*_FORCE_ON, *_FORCE_OFF} = {*, 1} */ tmp = data = RREG32(mmVCE_UENC_CLOCK_GATING); data |= 0xffc00000; if (tmp != data) WREG32(mmVCE_UENC_CLOCK_GATING, data); /* Set VCE_UENC_CLOCK_GATING_2 */ tmp = data = RREG32(mmVCE_UENC_CLOCK_GATING_2); data |= 0x10000; if (tmp != data) WREG32(mmVCE_UENC_CLOCK_GATING_2, data); /* Set VCE_UENC_REG_CLOCK_GATING to dynamic */ tmp = data = RREG32(mmVCE_UENC_REG_CLOCK_GATING); data &= ~0xffc00000; if (tmp != data) WREG32(mmVCE_UENC_REG_CLOCK_GATING, data); /* Set VCE_UENC_DMA_DCLK_CTRL CG always in dynamic mode */ tmp = data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL); data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK | VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK | VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK | 0x8); if (tmp != data) WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data); } vce_v3_0_override_vce_clock_gating(adev, false); }

Contributors

PersonTokensPropCommitsCommitProp
eric huangeric huang350100.00%1100.00%
Total350100.00%1100.00%

/** * vce_v3_0_start - start VCE block * * @adev: amdgpu_device pointer * * Setup and start the VCE block */
static int vce_v3_0_start(struct amdgpu_device *adev) { struct amdgpu_ring *ring; int idx, i, j, r; mutex_lock(&adev->grbm_idx_mutex); for (idx = 0; idx < 2; ++idx) { if (adev->vce.harvest_config & (1 << idx)) continue; if (idx == 0) WREG32_P(mmGRBM_GFX_INDEX, 0, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); else WREG32_P(mmGRBM_GFX_INDEX, GRBM_GFX_INDEX__VCE_INSTANCE_MASK, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); vce_v3_0_mc_resume(adev, idx); /* set BUSY flag */ WREG32_P(mmVCE_STATUS, 1, ~1); if (adev->asic_type >= CHIP_STONEY) WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001); else WREG32_P(mmVCE_VCPU_CNTL, VCE_VCPU_CNTL__CLK_EN_MASK, ~VCE_VCPU_CNTL__CLK_EN_MASK); WREG32_P(mmVCE_SOFT_RESET, VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK); mdelay(100); WREG32_P(mmVCE_SOFT_RESET, 0, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK); for (i = 0; i < 10; ++i) { uint32_t status; for (j = 0; j < 100; ++j) { status = RREG32(mmVCE_STATUS); if (status & 2) break; mdelay(10); } r = 0; if (status & 2) break; DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n"); WREG32_P(mmVCE_SOFT_RESET, VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK); mdelay(10); WREG32_P(mmVCE_SOFT_RESET, 0, ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK); mdelay(10); r = -1; } /* clear BUSY flag */ WREG32_P(mmVCE_STATUS, 0, ~1); /* Set Clock-Gating off */ if (adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG) vce_v3_0_set_vce_sw_clock_gating(adev, false); if (r) { DRM_ERROR("VCE not responding, giving up!!!\n"); mutex_unlock(&adev->grbm_idx_mutex); return r; } } WREG32_P(mmGRBM_GFX_INDEX, 0, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); mutex_unlock(&adev->grbm_idx_mutex); ring = &adev->vce.ring[0]; WREG32(mmVCE_RB_RPTR, ring->wptr); WREG32(mmVCE_RB_WPTR, ring->wptr); WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr); WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr)); WREG32(mmVCE_RB_SIZE, ring->ring_size / 4); ring = &adev->vce.ring[1]; WREG32(mmVCE_RB_RPTR2, ring->wptr); WREG32(mmVCE_RB_WPTR2, ring->wptr); WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr); WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher23150.33%350.00%
leo liuleo liu21346.41%233.33%
eric huangeric huang153.27%116.67%
Total459100.00%6100.00%

#define ixVCE_HARVEST_FUSE_MACRO__ADDRESS 0xC0014074 #define VCE_HARVEST_FUSE_MACRO__SHIFT 27 #define VCE_HARVEST_FUSE_MACRO__MASK 0x18000000
static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev) { u32 tmp; /* Fiji, Stoney, Polaris10, Polaris11 are single pipe */ if ((adev->asic_type == CHIP_FIJI) || (adev->asic_type == CHIP_STONEY) || (adev->asic_type == CHIP_POLARIS10) || (adev->asic_type == CHIP_POLARIS11)) return AMDGPU_VCE_HARVEST_VCE1; /* Tonga and CZ are dual or single pipe */ if (adev->flags & AMD_IS_APU) tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) & VCE_HARVEST_FUSE_MACRO__MASK) >> VCE_HARVEST_FUSE_MACRO__SHIFT; else tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__VCE_DISABLE_MASK) >> CC_HARVEST_FUSES__VCE_DISABLE__SHIFT; switch (tmp) { case 1: return AMDGPU_VCE_HARVEST_VCE0; case 2: return AMDGPU_VCE_HARVEST_VCE1; case 3: return AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1; default: return 0; } }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher8168.64%228.57%
sonny jiangsonny jiang1411.86%114.29%
samuel lisamuel li108.47%114.29%
tom st denistom st denis97.63%114.29%
flora cuiflora cui32.54%114.29%
jammy zhoujammy zhou10.85%114.29%
Total118100.00%7100.00%


static int vce_v3_0_early_init(void *handle) { struct amdgpu_device *adev = (struct amdgpu_device *)handle; adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev); if ((adev->vce.harvest_config & (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) == (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) return -ENOENT; vce_v3_0_set_ring_funcs(adev); vce_v3_0_set_irq_funcs(adev); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher5981.94%266.67%
yan yang1yan yang11318.06%133.33%
Total72100.00%3100.00%


static int vce_v3_0_sw_init(void *handle) { struct amdgpu_device *adev = (struct amdgpu_device *)handle; struct amdgpu_ring *ring; int r; /* VCE */ r = amdgpu_irq_add_id(adev, 167, &adev->vce.irq); if (r) return r; r = amdgpu_vce_sw_init(adev, VCE_V3_0_FW_SIZE + (VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE) * 2); if (r) return r; r = amdgpu_vce_resume(adev); if (r) return r; ring = &adev->vce.ring[0]; sprintf(ring->name, "vce0"); r = amdgpu_ring_init(adev, ring, 512, VCE_CMD_NO_OP, 0xf, &adev->vce.irq, 0, AMDGPU_RING_TYPE_VCE); if (r) return r; ring = &adev->vce.ring[1]; sprintf(ring->name, "vce1"); r = amdgpu_ring_init(adev, ring, 512, VCE_CMD_NO_OP, 0xf, &adev->vce.irq, 0, AMDGPU_RING_TYPE_VCE); if (r) return r; return r; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher17887.68%125.00%
yan yang1yan yang1136.40%125.00%
leo liuleo liu104.93%125.00%
christian koenigchristian koenig20.99%125.00%
Total203100.00%4100.00%


static int vce_v3_0_sw_fini(void *handle) { int r; struct amdgpu_device *adev = (struct amdgpu_device *)handle; r = amdgpu_vce_suspend(adev); if (r) return r; r = amdgpu_vce_sw_fini(adev); if (r) return r; return r; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher4275.00%150.00%
yan yang1yan yang11425.00%150.00%
Total56100.00%2100.00%


static int vce_v3_0_hw_init(void *handle) { int r, i; struct amdgpu_device *adev = (struct amdgpu_device *)handle; r = vce_v3_0_start(adev); if (r) return r; adev->vce.ring[0].ready = false; adev->vce.ring[1].ready = false; for (i = 0; i < 2; i++) { r = amdgpu_ring_test_ring(&adev->vce.ring[i]); if (r) return r; else adev->vce.ring[i].ready = true; } DRM_INFO("VCE initialized successfully.\n"); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher7257.14%133.33%
tom st denistom st denis4031.75%133.33%
yan yang1yan yang11411.11%133.33%
Total126100.00%3100.00%


static int vce_v3_0_hw_fini(void *handle) { return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher1184.62%150.00%
yan yang1yan yang1215.38%150.00%
Total13100.00%2100.00%


static int vce_v3_0_suspend(void *handle) { int r; struct amdgpu_device *adev = (struct amdgpu_device *)handle; r = vce_v3_0_hw_fini(adev); if (r) return r; r = amdgpu_vce_suspend(adev); if (r) return r; return r; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher4275.00%150.00%
yan yang1yan yang11425.00%150.00%
Total56100.00%2100.00%


static int vce_v3_0_resume(void *handle) { int r; struct amdgpu_device *adev = (struct amdgpu_device *)handle; r = amdgpu_vce_resume(adev); if (r) return r; r = vce_v3_0_hw_init(adev); if (r) return r; return r; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher4275.00%150.00%
yan yang1yan yang11425.00%150.00%
Total56100.00%2100.00%


static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx) { uint32_t offset, size; WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16)); WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000); WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F); WREG32(mmVCE_CLOCK_GATING_B, 0xf7); WREG32(mmVCE_LMI_CTRL, 0x00398000); WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1); WREG32(mmVCE_LMI_SWAP_CNTL, 0); WREG32(mmVCE_LMI_SWAP_CNTL1, 0); WREG32(mmVCE_LMI_VM_CTRL, 0); if (adev->asic_type >= CHIP_STONEY) { WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR0, (adev->vce.gpu_addr >> 8)); WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR1, (adev->vce.gpu_addr >> 8)); WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8)); } else WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR, (adev->vce.gpu_addr >> 8)); offset = AMDGPU_VCE_FIRMWARE_OFFSET; size = VCE_V3_0_FW_SIZE; WREG32(mmVCE_VCPU_CACHE_OFFSET0, offset & 0x7fffffff); WREG32(mmVCE_VCPU_CACHE_SIZE0, size); if (idx == 0) { offset += size; size = VCE_V3_0_STACK_SIZE; WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0x7fffffff); WREG32(mmVCE_VCPU_CACHE_SIZE1, size); offset += size; size = VCE_V3_0_DATA_SIZE; WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff); WREG32(mmVCE_VCPU_CACHE_SIZE2, size); } else { offset += size + VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE; size = VCE_V3_0_STACK_SIZE; WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0xfffffff); WREG32(mmVCE_VCPU_CACHE_SIZE1, size); offset += size; size = VCE_V3_0_DATA_SIZE; WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff); WREG32(mmVCE_VCPU_CACHE_SIZE2, size); } WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100); WREG32_P(mmVCE_SYS_INT_EN, VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher19961.42%125.00%
leo liuleo liu12538.58%375.00%
Total324100.00%4100.00%


static bool vce_v3_0_is_idle(void *handle) { struct amdgpu_device *adev = (struct amdgpu_device *)handle; u32 mask = 0; mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK; mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK; return !(RREG32(mmSRBM_STATUS2) & mask); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher3854.29%240.00%
tom st denistom st denis1927.14%240.00%
yan yang1yan yang11318.57%120.00%
Total70100.00%5100.00%


static int vce_v3_0_wait_for_idle(void *handle) { unsigned i; struct amdgpu_device *adev = (struct amdgpu_device *)handle; for (i = 0; i < adev->usec_timeout; i++) if (vce_v3_0_is_idle(handle)) return 0; return -ETIMEDOUT; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher3870.37%133.33%
yan yang1yan yang11425.93%133.33%
tom st denistom st denis23.70%133.33%
Total54100.00%3100.00%


static int vce_v3_0_soft_reset(void *handle) { struct amdgpu_device *adev = (struct amdgpu_device *)handle; u32 mask = 0; mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_SOFT_RESET__SOFT_RESET_VCE0_MASK; mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_SOFT_RESET__SOFT_RESET_VCE1_MASK; WREG32_P(mmSRBM_SOFT_RESET, mask, ~(SRBM_SOFT_RESET__SOFT_RESET_VCE0_MASK | SRBM_SOFT_RESET__SOFT_RESET_VCE1_MASK)); mdelay(5); return vce_v3_0_start(adev); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher5261.90%240.00%
tom st denistom st denis1922.62%240.00%
yan yang1yan yang11315.48%120.00%
Total84100.00%5100.00%


static int vce_v3_0_set_interrupt_state(struct amdgpu_device *adev, struct amdgpu_irq_src *source, unsigned type, enum amdgpu_interrupt_state state) { uint32_t val = 0; if (state == AMDGPU_IRQ_STATE_ENABLE) val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK; WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher51100.00%1100.00%
Total51100.00%1100.00%


static int vce_v3_0_process_interrupt(struct amdgpu_device *adev, struct amdgpu_irq_src *source, struct amdgpu_iv_entry *entry) { DRM_DEBUG("IH: VCE\n"); WREG32_P(mmVCE_SYS_INT_STATUS, VCE_SYS_INT_STATUS__VCE_SYS_INT_TRAP_INTERRUPT_INT_MASK, ~VCE_SYS_INT_STATUS__VCE_SYS_INT_TRAP_INTERRUPT_INT_MASK); switch (entry->src_data) { case 0: case 1: amdgpu_fence_process(&adev->vce.ring[entry->src_data]); break; default: DRM_ERROR("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data); break; } return 0; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher7184.52%133.33%
leo liuleo liu1011.90%133.33%
tom st denistom st denis33.57%133.33%
Total84100.00%3100.00%


static int vce_v3_0_set_clockgating_state(void *handle, enum amd_clockgating_state state) { struct amdgpu_device *adev = (struct amdgpu_device *)handle; bool enable = (state == AMD_CG_STATE_GATE) ? true : false; int i; if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG)) return 0; mutex_lock(&adev->grbm_idx_mutex); for (i = 0; i < 2; i++) { /* Program VCE Instance 0 or 1 if not harvested */ if (adev->vce.harvest_config & (1 << i)) continue; if (i == 0) WREG32_P(mmGRBM_GFX_INDEX, 0, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); else WREG32_P(mmGRBM_GFX_INDEX, GRBM_GFX_INDEX__VCE_INSTANCE_MASK, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); if (enable) { /* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */ uint32_t data = RREG32(mmVCE_CLOCK_GATING_A); data &= ~(0xf | 0xff0); data |= ((0x0 << 0) | (0x04 << 4)); WREG32(mmVCE_CLOCK_GATING_A, data); /* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */ data = RREG32(mmVCE_UENC_CLOCK_GATING); data &= ~(0xf | 0xff0); data |= ((0x0 << 0) | (0x04 << 4)); WREG32(mmVCE_UENC_CLOCK_GATING, data); } vce_v3_0_set_vce_sw_clock_gating(adev, enable); } WREG32_P(mmGRBM_GFX_INDEX, 0, ~GRBM_GFX_INDEX__VCE_INSTANCE_MASK); mutex_unlock(&adev->grbm_idx_mutex); return 0; }

Contributors

PersonTokensPropCommitsCommitProp
eric huangeric huang21992.41%125.00%
alex deucheralex deucher156.33%250.00%
yan yang1yan yang131.27%125.00%
Total237100.00%4100.00%


static int vce_v3_0_set_powergating_state(void *handle, enum amd_powergating_state state) { /* This doesn't actually powergate the VCE block. * That's done in the dpm code via the SMC. This * just re-inits the block as necessary. The actual * gating still happens in the dpm code. We should * revisit this when there is a cleaner line between * the smc and the hw blocks */ struct amdgpu_device *adev = (struct amdgpu_device *)handle; if (!(adev->pg_flags & AMD_PG_SUPPORT_VCE)) return 0; if (state == AMD_PG_STATE_GATE) /* XXX do we need a vce_v3_0_stop()? */ return 0; else return vce_v3_0_start(adev); }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher4272.41%375.00%
yan yang1yan yang11627.59%125.00%
Total58100.00%4100.00%

const struct amd_ip_funcs vce_v3_0_ip_funcs = { .name = "vce_v3_0", .early_init = vce_v3_0_early_init, .late_init = NULL, .sw_init = vce_v3_0_sw_init, .sw_fini = vce_v3_0_sw_fini, .hw_init = vce_v3_0_hw_init, .hw_fini = vce_v3_0_hw_fini, .suspend = vce_v3_0_suspend, .resume = vce_v3_0_resume, .is_idle = vce_v3_0_is_idle, .wait_for_idle = vce_v3_0_wait_for_idle, .soft_reset = vce_v3_0_soft_reset, .set_clockgating_state = vce_v3_0_set_clockgating_state, .set_powergating_state = vce_v3_0_set_powergating_state, }; static const struct amdgpu_ring_funcs vce_v3_0_ring_funcs = { .get_rptr = vce_v3_0_ring_get_rptr, .get_wptr = vce_v3_0_ring_get_wptr, .set_wptr = vce_v3_0_ring_set_wptr, .parse_cs = amdgpu_vce_ring_parse_cs, .emit_ib = amdgpu_vce_ring_emit_ib, .emit_fence = amdgpu_vce_ring_emit_fence, .test_ring = amdgpu_vce_ring_test_ring, .test_ib = amdgpu_vce_ring_test_ib, .insert_nop = amdgpu_ring_insert_nop, .pad_ib = amdgpu_ring_generic_pad_ib, };
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev) { adev->vce.ring[0].funcs = &vce_v3_0_ring_funcs; adev->vce.ring[1].funcs = &vce_v3_0_ring_funcs; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher39100.00%1100.00%
Total39100.00%1100.00%

static const struct amdgpu_irq_src_funcs vce_v3_0_irq_funcs = { .set = vce_v3_0_set_interrupt_state, .process = vce_v3_0_process_interrupt, };
static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev) { adev->vce.irq.num_types = 1; adev->vce.irq.funcs = &vce_v3_0_irq_funcs; }

Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher32100.00%1100.00%
Total32100.00%1100.00%

;

Overall Contributors

PersonTokensPropCommitsCommitProp
alex deucheralex deucher170256.43%623.08%
eric huangeric huang63921.19%13.85%
leo liuleo liu39613.13%415.38%
yan yang1yan yang11444.77%13.85%
tom st denistom st denis973.22%726.92%
sonny jiangsonny jiang140.46%13.85%
samuel lisamuel li100.33%13.85%
christian koenigchristian koenig70.23%27.69%
jammy zhoujammy zhou40.13%27.69%
flora cuiflora cui30.10%13.85%
Total3016100.00%26100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
{% endraw %}