cregit-Linux how code gets into the kernel

Release 4.8 arch/mips/include/asm/kvm_host.h

/*
* This file is subject to the terms and conditions of the GNU General Public
* License.  See the file "COPYING" in the main directory of this archive
* for more details.
*
* Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
* Authors: Sanjay Lal <sanjayl@kymasys.com>
*/

#ifndef __MIPS_KVM_HOST_H__

#define __MIPS_KVM_HOST_H__

#include <linux/mutex.h>
#include <linux/hrtimer.h>
#include <linux/interrupt.h>
#include <linux/types.h>
#include <linux/kvm.h>
#include <linux/kvm_types.h>
#include <linux/threads.h>
#include <linux/spinlock.h>

#include <asm/inst.h>
#include <asm/mipsregs.h>

/* MIPS KVM register ids */

#define MIPS_CP0_32(_R, _S)					\
	(KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))


#define MIPS_CP0_64(_R, _S)					\
	(KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))


#define KVM_REG_MIPS_CP0_INDEX		MIPS_CP0_32(0, 0)

#define KVM_REG_MIPS_CP0_ENTRYLO0	MIPS_CP0_64(2, 0)

#define KVM_REG_MIPS_CP0_ENTRYLO1	MIPS_CP0_64(3, 0)

#define KVM_REG_MIPS_CP0_CONTEXT	MIPS_CP0_64(4, 0)

#define KVM_REG_MIPS_CP0_USERLOCAL	MIPS_CP0_64(4, 2)

#define KVM_REG_MIPS_CP0_PAGEMASK	MIPS_CP0_32(5, 0)

#define KVM_REG_MIPS_CP0_PAGEGRAIN	MIPS_CP0_32(5, 1)

#define KVM_REG_MIPS_CP0_WIRED		MIPS_CP0_32(6, 0)

#define KVM_REG_MIPS_CP0_HWRENA		MIPS_CP0_32(7, 0)

#define KVM_REG_MIPS_CP0_BADVADDR	MIPS_CP0_64(8, 0)

#define KVM_REG_MIPS_CP0_COUNT		MIPS_CP0_32(9, 0)

#define KVM_REG_MIPS_CP0_ENTRYHI	MIPS_CP0_64(10, 0)

#define KVM_REG_MIPS_CP0_COMPARE	MIPS_CP0_32(11, 0)

#define KVM_REG_MIPS_CP0_STATUS		MIPS_CP0_32(12, 0)

#define KVM_REG_MIPS_CP0_CAUSE		MIPS_CP0_32(13, 0)

#define KVM_REG_MIPS_CP0_EPC		MIPS_CP0_64(14, 0)

#define KVM_REG_MIPS_CP0_PRID		MIPS_CP0_32(15, 0)

#define KVM_REG_MIPS_CP0_EBASE		MIPS_CP0_64(15, 1)

#define KVM_REG_MIPS_CP0_CONFIG		MIPS_CP0_32(16, 0)

#define KVM_REG_MIPS_CP0_CONFIG1	MIPS_CP0_32(16, 1)

#define KVM_REG_MIPS_CP0_CONFIG2	MIPS_CP0_32(16, 2)

#define KVM_REG_MIPS_CP0_CONFIG3	MIPS_CP0_32(16, 3)

#define KVM_REG_MIPS_CP0_CONFIG4	MIPS_CP0_32(16, 4)

#define KVM_REG_MIPS_CP0_CONFIG5	MIPS_CP0_32(16, 5)

#define KVM_REG_MIPS_CP0_CONFIG7	MIPS_CP0_32(16, 7)

#define KVM_REG_MIPS_CP0_XCONTEXT	MIPS_CP0_64(20, 0)

#define KVM_REG_MIPS_CP0_ERROREPC	MIPS_CP0_64(30, 0)

#define KVM_REG_MIPS_CP0_KSCRATCH1	MIPS_CP0_64(31, 2)

#define KVM_REG_MIPS_CP0_KSCRATCH2	MIPS_CP0_64(31, 3)

#define KVM_REG_MIPS_CP0_KSCRATCH3	MIPS_CP0_64(31, 4)

#define KVM_REG_MIPS_CP0_KSCRATCH4	MIPS_CP0_64(31, 5)

#define KVM_REG_MIPS_CP0_KSCRATCH5	MIPS_CP0_64(31, 6)

#define KVM_REG_MIPS_CP0_KSCRATCH6	MIPS_CP0_64(31, 7)



#define KVM_MAX_VCPUS		1

#define KVM_USER_MEM_SLOTS	8
/* memory slots that does not exposed to userspace */

#define KVM_PRIVATE_MEM_SLOTS	0


#define KVM_COALESCED_MMIO_PAGE_OFFSET 1

#define KVM_HALT_POLL_NS_DEFAULT 500000



/*
 * Special address that contains the comm page, used for reducing # of traps
 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
 * caught.
 */

#define KVM_GUEST_COMMPAGE_ADDR		((PAGE_SIZE > 0x8000) ? 0 : \
                                         (0x8000 - PAGE_SIZE))


#define KVM_GUEST_KERNEL_MODE(vcpu)	((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
                                        ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))


#define KVM_GUEST_KUSEG			0x00000000UL

#define KVM_GUEST_KSEG0			0x40000000UL

#define KVM_GUEST_KSEG23		0x60000000UL

#define KVM_GUEST_KSEGX(a)		((_ACAST32_(a)) & 0xe0000000)

#define KVM_GUEST_CPHYSADDR(a)		((_ACAST32_(a)) & 0x1fffffff)


#define KVM_GUEST_CKSEG0ADDR(a)		(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)

#define KVM_GUEST_CKSEG1ADDR(a)		(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)

#define KVM_GUEST_CKSEG23ADDR(a)	(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)

/*
 * Map an address to a certain kernel segment
 */

#define KVM_GUEST_KSEG0ADDR(a)		(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)

#define KVM_GUEST_KSEG1ADDR(a)		(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)

#define KVM_GUEST_KSEG23ADDR(a)		(KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)


#define KVM_INVALID_PAGE		0xdeadbeef

#define KVM_INVALID_INST		0xdeadbeef

#define KVM_INVALID_ADDR		0xdeadbeef

extern atomic_t kvm_mips_instance;


struct kvm_vm_stat {
	
u32 remote_tlb_flush;
};


struct kvm_vcpu_stat {
	
u32 wait_exits;
	
u32 cache_exits;
	
u32 signal_exits;
	
u32 int_exits;
	
u32 cop_unusable_exits;
	
u32 tlbmod_exits;
	
u32 tlbmiss_ld_exits;
	
u32 tlbmiss_st_exits;
	
u32 addrerr_st_exits;
	
u32 addrerr_ld_exits;
	
u32 syscall_exits;
	
u32 resvd_inst_exits;
	
u32 break_inst_exits;
	
u32 trap_inst_exits;
	
u32 msa_fpe_exits;
	
u32 fpe_exits;
	
u32 msa_disabled_exits;
	
u32 flush_dcache_exits;
	
u32 halt_successful_poll;
	
u32 halt_attempted_poll;
	
u32 halt_poll_invalid;
	
u32 halt_wakeup;
};


struct kvm_arch_memory_slot {
};


struct kvm_arch {
	/* Guest GVA->HPA page table */
	
unsigned long *guest_pmap;
	
unsigned long guest_pmap_npages;

	/* Wired host TLB used for the commpage */
	
int commpage_tlb;
};


#define N_MIPS_COPROC_REGS	32

#define N_MIPS_COPROC_SEL	8


struct mips_coproc {
	
unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
	
unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
#endif
};

/*
 * Coprocessor 0 register names
 */

#define MIPS_CP0_TLB_INDEX	0

#define MIPS_CP0_TLB_RANDOM	1

#define MIPS_CP0_TLB_LOW	2

#define MIPS_CP0_TLB_LO0	2

#define MIPS_CP0_TLB_LO1	3

#define MIPS_CP0_TLB_CONTEXT	4

#define MIPS_CP0_TLB_PG_MASK	5

#define MIPS_CP0_TLB_WIRED	6

#define MIPS_CP0_HWRENA		7

#define MIPS_CP0_BAD_VADDR	8

#define MIPS_CP0_COUNT		9

#define MIPS_CP0_TLB_HI		10

#define MIPS_CP0_COMPARE	11

#define MIPS_CP0_STATUS		12

#define MIPS_CP0_CAUSE		13

#define MIPS_CP0_EXC_PC		14

#define MIPS_CP0_PRID		15

#define MIPS_CP0_CONFIG		16

#define MIPS_CP0_LLADDR		17

#define MIPS_CP0_WATCH_LO	18

#define MIPS_CP0_WATCH_HI	19

#define MIPS_CP0_TLB_XCONTEXT	20

#define MIPS_CP0_ECC		26

#define MIPS_CP0_CACHE_ERR	27

#define MIPS_CP0_TAG_LO		28

#define MIPS_CP0_TAG_HI		29

#define MIPS_CP0_ERROR_PC	30

#define MIPS_CP0_DEBUG		23

#define MIPS_CP0_DEPC		24

#define MIPS_CP0_PERFCNT	25

#define MIPS_CP0_ERRCTL		26

#define MIPS_CP0_DATA_LO	28

#define MIPS_CP0_DATA_HI	29

#define MIPS_CP0_DESAVE		31


#define MIPS_CP0_CONFIG_SEL	0

#define MIPS_CP0_CONFIG1_SEL	1

#define MIPS_CP0_CONFIG2_SEL	2

#define MIPS_CP0_CONFIG3_SEL	3

#define MIPS_CP0_CONFIG4_SEL	4

#define MIPS_CP0_CONFIG5_SEL	5

/* Resume Flags */

#define RESUME_FLAG_DR		(1<<0)	
/* Reload guest nonvolatile state? */

#define RESUME_FLAG_HOST	(1<<1)	
/* Resume host? */


#define RESUME_GUEST		0

#define RESUME_GUEST_DR		RESUME_FLAG_DR

#define RESUME_HOST		RESUME_FLAG_HOST


enum emulation_result {
	
EMULATE_DONE,		/* no further processing */
	
EMULATE_DO_MMIO,	/* kvm_run filled with MMIO request */
	
EMULATE_FAIL,		/* can't emulate this instruction */
	
EMULATE_WAIT,		/* WAIT instruction */
	
EMULATE_PRIV_FAIL,
};


#define mips3_paddr_to_tlbpfn(x) \
	(((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)

#define mips3_tlbpfn_to_paddr(x) \
	((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)


#define MIPS3_PG_SHIFT		6

#define MIPS3_PG_FRAME		0x3fffffc0


#define VPN2_MASK		0xffffe000

#define KVM_ENTRYHI_ASID	MIPS_ENTRYHI_ASID

#define TLB_IS_GLOBAL(x)	((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)

#define TLB_VPN2(x)		((x).tlb_hi & VPN2_MASK)

#define TLB_ASID(x)		((x).tlb_hi & KVM_ENTRYHI_ASID)

#define TLB_LO_IDX(x, va)	(((va) >> PAGE_SHIFT) & 1)

#define TLB_IS_VALID(x, va)	((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)

#define TLB_HI_VPN2_HIT(x, y)	((TLB_VPN2(x) & ~(x).tlb_mask) ==       \
                                 ((y) & VPN2_MASK & ~(x).tlb_mask))

#define TLB_HI_ASID_HIT(x, y)	(TLB_IS_GLOBAL(x) ||                    \
                                 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))


struct kvm_mips_tlb {
	
long tlb_mask;
	
long tlb_hi;
	
long tlb_lo[2];
};


#define KVM_MIPS_AUX_FPU	0x1

#define KVM_MIPS_AUX_MSA	0x2


#define KVM_MIPS_GUEST_TLB_SIZE	64

struct kvm_vcpu_arch {
	
void *guest_ebase;
	
int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
	
unsigned long host_stack;
	
unsigned long host_gp;

	/* Host CP0 registers used when handling exits from guest */
	
unsigned long host_cp0_badvaddr;
	
unsigned long host_cp0_epc;
	
u32 host_cp0_cause;

	/* GPRS */
	
unsigned long gprs[32];
	
unsigned long hi;
	
unsigned long lo;
	
unsigned long pc;

	/* FPU State */
	
struct mips_fpu_struct fpu;
	/* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
	
unsigned int aux_inuse;

	/* COP0 State */
	
struct mips_coproc *cop0;

	/* Host KSEG0 address of the EI/DI offset */
	
void *kseg0_commpage;

	
u32 io_gpr;		/* GPR used as IO source/target */

	
struct hrtimer comparecount_timer;
	/* Count timer control KVM register */
	
u32 count_ctl;
	/* Count bias from the raw time */
	
u32 count_bias;
	/* Frequency of timer in Hz */
	
u32 count_hz;
	/* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
	
s64 count_dyn_bias;
	/* Resume time */
	
ktime_t count_resume;
	/* Period of timer tick in ns */
	
u64 count_period;

	/* Bitmask of exceptions that are pending */
	
unsigned long pending_exceptions;

	/* Bitmask of pending exceptions to be cleared */
	
unsigned long pending_exceptions_clr;

	
u32 pending_load_cause;

	/* Save/Restore the entryhi register when are are preempted/scheduled back in */
	
unsigned long preempt_entryhi;

	/* S/W Based TLB for guest */
	
struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];

	/* Cached guest kernel/user ASIDs */
	
u32 guest_user_asid[NR_CPUS];
	
u32 guest_kernel_asid[NR_CPUS];
	

struct mm_struct guest_kernel_mm, guest_user_mm;

	
int last_sched_cpu;

	/* WAIT executed */
	
int wait;

	
u8 fpu_enabled;
	
u8 msa_enabled;
	
u8 kscratch_enabled;
};



#define kvm_read_c0_guest_index(cop0)		(cop0->reg[MIPS_CP0_TLB_INDEX][0])

#define kvm_write_c0_guest_index(cop0, val)	(cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)

#define kvm_read_c0_guest_entrylo0(cop0)	(cop0->reg[MIPS_CP0_TLB_LO0][0])

#define kvm_read_c0_guest_entrylo1(cop0)	(cop0->reg[MIPS_CP0_TLB_LO1][0])

#define kvm_read_c0_guest_context(cop0)		(cop0->reg[MIPS_CP0_TLB_CONTEXT][0])

#define kvm_write_c0_guest_context(cop0, val)	(cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))

#define kvm_read_c0_guest_userlocal(cop0)	(cop0->reg[MIPS_CP0_TLB_CONTEXT][2])

#define kvm_write_c0_guest_userlocal(cop0, val)	(cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))

#define kvm_read_c0_guest_pagemask(cop0)	(cop0->reg[MIPS_CP0_TLB_PG_MASK][0])

#define kvm_write_c0_guest_pagemask(cop0, val)	(cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))

#define kvm_read_c0_guest_wired(cop0)		(cop0->reg[MIPS_CP0_TLB_WIRED][0])

#define kvm_write_c0_guest_wired(cop0, val)	(cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))

#define kvm_read_c0_guest_hwrena(cop0)		(cop0->reg[MIPS_CP0_HWRENA][0])

#define kvm_write_c0_guest_hwrena(cop0, val)	(cop0->reg[MIPS_CP0_HWRENA][0] = (val))

#define kvm_read_c0_guest_badvaddr(cop0)	(cop0->reg[MIPS_CP0_BAD_VADDR][0])

#define kvm_write_c0_guest_badvaddr(cop0, val)	(cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))

#define kvm_read_c0_guest_count(cop0)		(cop0->reg[MIPS_CP0_COUNT][0])

#define kvm_write_c0_guest_count(cop0, val)	(cop0->reg[MIPS_CP0_COUNT][0] = (val))

#define kvm_read_c0_guest_entryhi(cop0)		(cop0->reg[MIPS_CP0_TLB_HI][0])

#define kvm_write_c0_guest_entryhi(cop0, val)	(cop0->reg[MIPS_CP0_TLB_HI][0] = (val))

#define kvm_read_c0_guest_compare(cop0)		(cop0->reg[MIPS_CP0_COMPARE][0])

#define kvm_write_c0_guest_compare(cop0, val)	(cop0->reg[MIPS_CP0_COMPARE][0] = (val))

#define kvm_read_c0_guest_status(cop0)		(cop0->reg[MIPS_CP0_STATUS][0])

#define kvm_write_c0_guest_status(cop0, val)	(cop0->reg[MIPS_CP0_STATUS][0] = (val))

#define kvm_read_c0_guest_intctl(cop0)		(cop0->reg[MIPS_CP0_STATUS][1])

#define kvm_write_c0_guest_intctl(cop0, val)	(cop0->reg[MIPS_CP0_STATUS][1] = (val))

#define kvm_read_c0_guest_cause(cop0)		(cop0->reg[MIPS_CP0_CAUSE][0])

#define kvm_write_c0_guest_cause(cop0, val)	(cop0->reg[MIPS_CP0_CAUSE][0] = (val))

#define kvm_read_c0_guest_epc(cop0)		(cop0->reg[MIPS_CP0_EXC_PC][0])

#define kvm_write_c0_guest_epc(cop0, val)	(cop0->reg[MIPS_CP0_EXC_PC][0] = (val))

#define kvm_read_c0_guest_prid(cop0)		(cop0->reg[MIPS_CP0_PRID][0])

#define kvm_write_c0_guest_prid(cop0, val)	(cop0->reg[MIPS_CP0_PRID][0] = (val))

#define kvm_read_c0_guest_ebase(cop0)		(cop0->reg[MIPS_CP0_PRID][1])

#define kvm_write_c0_guest_ebase(cop0, val)	(cop0->reg[MIPS_CP0_PRID][1] = (val))

#define kvm_read_c0_guest_config(cop0)		(cop0->reg[MIPS_CP0_CONFIG][0])

#define kvm_read_c0_guest_config1(cop0)		(cop0->reg[MIPS_CP0_CONFIG][1])

#define kvm_read_c0_guest_config2(cop0)		(cop0->reg[MIPS_CP0_CONFIG][2])

#define kvm_read_c0_guest_config3(cop0)		(cop0->reg[MIPS_CP0_CONFIG][3])

#define kvm_read_c0_guest_config4(cop0)		(cop0->reg[MIPS_CP0_CONFIG][4])

#define kvm_read_c0_guest_config5(cop0)		(cop0->reg[MIPS_CP0_CONFIG][5])

#define kvm_read_c0_guest_config7(cop0)		(cop0->reg[MIPS_CP0_CONFIG][7])

#define kvm_write_c0_guest_config(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][0] = (val))

#define kvm_write_c0_guest_config1(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][1] = (val))

#define kvm_write_c0_guest_config2(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][2] = (val))

#define kvm_write_c0_guest_config3(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][3] = (val))

#define kvm_write_c0_guest_config4(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][4] = (val))

#define kvm_write_c0_guest_config5(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][5] = (val))

#define kvm_write_c0_guest_config7(cop0, val)	(cop0->reg[MIPS_CP0_CONFIG][7] = (val))

#define kvm_read_c0_guest_errorepc(cop0)	(cop0->reg[MIPS_CP0_ERROR_PC][0])

#define kvm_write_c0_guest_errorepc(cop0, val)	(cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))

#define kvm_read_c0_guest_kscratch1(cop0)	(cop0->reg[MIPS_CP0_DESAVE][2])

#define kvm_read_c0_guest_kscratch2(cop0)	(cop0->reg[MIPS_CP0_DESAVE][3])

#define kvm_read_c0_guest_kscratch3(cop0)	(cop0->reg[MIPS_CP0_DESAVE][4])

#define kvm_read_c0_guest_kscratch4(cop0)	(cop0->reg[MIPS_CP0_DESAVE][5])

#define kvm_read_c0_guest_kscratch5(cop0)	(cop0->reg[MIPS_CP0_DESAVE][6])

#define kvm_read_c0_guest_kscratch6(cop0)	(cop0->reg[MIPS_CP0_DESAVE][7])

#define kvm_write_c0_guest_kscratch1(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][2] = (val))

#define kvm_write_c0_guest_kscratch2(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][3] = (val))

#define kvm_write_c0_guest_kscratch3(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][4] = (val))

#define kvm_write_c0_guest_kscratch4(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][5] = (val))

#define kvm_write_c0_guest_kscratch5(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][6] = (val))

#define kvm_write_c0_guest_kscratch6(cop0, val)	(cop0->reg[MIPS_CP0_DESAVE][7] = (val))

/*
 * Some of the guest registers may be modified asynchronously (e.g. from a
 * hrtimer callback in hard irq context) and therefore need stronger atomicity
 * guarantees than other registers.
 */


static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg, unsigned long val) { unsigned long temp; do { __asm__ __volatile__( " .set "MIPS_ISA_ARCH_LEVEL" \n" " " __LL "%0, %1 \n" " or %0, %2 \n" " " __SC "%0, %1 \n" " .set mips0 \n" : "=&r" (temp), "+m" (*reg) : "r" (val)); } while (unlikely(!temp)); }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan35100.00%2100.00%
Total35100.00%2100.00%


static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg, unsigned long val) { unsigned long temp; do { __asm__ __volatile__( " .set "MIPS_ISA_ARCH_LEVEL" \n" " " __LL "%0, %1 \n" " and %0, %2 \n" " " __SC "%0, %1 \n" " .set mips0 \n" : "=&r" (temp), "+m" (*reg) : "r" (~val)); } while (unlikely(!temp)); }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan35100.00%2100.00%
Total35100.00%2100.00%


static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg, unsigned long change, unsigned long val) { unsigned long temp; do { __asm__ __volatile__( " .set "MIPS_ISA_ARCH_LEVEL" \n" " " __LL "%0, %1 \n" " and %0, %2 \n" " or %0, %3 \n" " " __SC "%0, %1 \n" " .set mips0 \n" : "=&r" (temp), "+m" (*reg) : "r" (~change), "r" (val & change)); } while (unlikely(!temp)); }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan39100.00%2100.00%
Total39100.00%2100.00%

#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val)) #define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val)) /* Cause can be modified asynchronously from hardirq hrtimer callback */ #define kvm_set_c0_guest_cause(cop0, val) \ _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val) #define kvm_clear_c0_guest_cause(cop0, val) \ _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val) #define kvm_change_c0_guest_cause(cop0, change, val) \ _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \ change, val) #define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val)) #define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val)) #define kvm_change_c0_guest_ebase(cop0, change, val) \ { \ kvm_clear_c0_guest_ebase(cop0, change); \ kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \ } /* Helpers */
static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu) { return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) && vcpu->fpu_enabled; }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan27100.00%2100.00%
Total27100.00%2100.00%


static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu) { return kvm_mips_guest_can_have_fpu(vcpu) && kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP; }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan27100.00%1100.00%
Total27100.00%1100.00%


static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu) { return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) && vcpu->msa_enabled; }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan27100.00%1100.00%
Total27100.00%1100.00%


static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu) { return kvm_mips_guest_can_have_msa(vcpu) && kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA; }

Contributors

PersonTokensPropCommitsCommitProp
james hoganjames hogan27100.00%1100.00%
Total27100.00%1100.00%

struct kvm_mips_callbacks { int (*handle_cop_unusable)(struct kvm_vcpu *vcpu); int (*handle_tlb_mod)(struct kvm_vcpu *vcpu); int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu); int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu); int (*handle_addr_err_st)(struct kvm_vcpu *vcpu); int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu); int (*handle_syscall)(struct kvm_vcpu *vcpu); int (*handle_res_inst)(struct kvm_vcpu *vcpu); int (*handle_break)(struct kvm_vcpu *vcpu); int (*handle_trap)(struct kvm_vcpu *vcpu); int (*handle_msa_fpe)(struct kvm_vcpu *vcpu); int (*handle_fpe)(struct kvm_vcpu *vcpu); int (*handle_msa_disabled)(struct kvm_vcpu *vcpu); int (*vm_init)(struct kvm *kvm); int (*vcpu_init)(struct kvm_vcpu *vcpu); int (*vcpu_setup)(struct kvm_vcpu *vcpu); gpa_t (*gva_to_gpa)(gva_t gva); void (*queue_timer_int)(struct kvm_vcpu *vcpu); void (*dequeue_timer_int)(struct kvm_vcpu *vcpu); void (*queue_io_int)(struct kvm_vcpu *vcpu, struct kvm_mips_interrupt *irq); void (*dequeue_io_int)(struct kvm_vcpu *vcpu, struct kvm_mips_interrupt *irq); int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority, u32 cause); int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority, u32 cause); unsigned long (*num_regs)(struct kvm_vcpu *vcpu); int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices); int (*get_one_reg)(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg, s64 *v); int (*set_one_reg)(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg, s64 v); int (*vcpu_get_regs)(struct kvm_vcpu *vcpu); int (*vcpu_set_regs)(struct kvm_vcpu *vcpu); }; extern struct kvm_mips_callbacks *kvm_mips_callbacks; int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks); /* Debug: dump vcpu state */ int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu); extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu); /* Building of entry/exception code */ int kvm_mips_entry_setup(void); void *kvm_mips_build_vcpu_run(void *addr); void *kvm_mips_build_exception(void *addr, void *handler); void *kvm_mips_build_exit(void *addr); /* FPU/MSA context management */ void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu); void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu); void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu); void __kvm_save_msa(struct kvm_vcpu_arch *vcpu); void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu); void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu); void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu); void kvm_own_fpu(struct kvm_vcpu *vcpu); void kvm_own_msa(struct kvm_vcpu *vcpu); void kvm_drop_fpu(struct kvm_vcpu *vcpu); void kvm_lose_fpu(struct kvm_vcpu *vcpu); /* TLB handling */ u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu); u32 kvm_get_user_asid(struct kvm_vcpu *vcpu); u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu); extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr, struct kvm_vcpu *vcpu); extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr, struct kvm_vcpu *vcpu); extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu, struct kvm_mips_tlb *tlb); extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_handle_tlbmod(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern void kvm_mips_dump_host_tlbs(void); extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu); extern int kvm_mips_host_tlb_write(struct kvm_vcpu *vcpu, unsigned long entryhi, unsigned long entrylo0, unsigned long entrylo1, int flush_dcache_mask); extern void kvm_mips_flush_host_tlb(int skip_kseg0); extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi); extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long entryhi); extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr); extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu, unsigned long gva); extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu, struct kvm_vcpu *vcpu); extern void kvm_local_flush_tlb_all(void); extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu); extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu); extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu); /* Emulation */ u32 kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu); enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause); extern enum emulation_result kvm_mips_emulate_inst(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_syscall(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_handle_ri(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu, struct kvm_run *run); u32 kvm_mips_read_count(struct kvm_vcpu *vcpu); void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count); void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack); void kvm_mips_init_count(struct kvm_vcpu *vcpu); int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl); int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume); int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz); void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu); void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu); enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu); enum emulation_result kvm_mips_check_privilege(u32 cause, u32 *opc, struct kvm_run *run, struct kvm_vcpu *vcpu); enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst, u32 *opc, u32 cause, struct kvm_run *run, struct kvm_vcpu *vcpu); enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst, u32 *opc, u32 cause, struct kvm_run *run, struct kvm_vcpu *vcpu); enum emulation_result kvm_mips_emulate_store(union mips_instruction inst, u32 cause, struct kvm_run *run, struct kvm_vcpu *vcpu); enum emulation_result kvm_mips_emulate_load(union mips_instruction inst, u32 cause, struct kvm_run *run, struct kvm_vcpu *vcpu); unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu); unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu); unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu); unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu); /* Dynamic binary translation */ extern int kvm_mips_trans_cache_index(union mips_instruction inst, u32 *opc, struct kvm_vcpu *vcpu); extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc, struct kvm_vcpu *vcpu); extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc, struct kvm_vcpu *vcpu); extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc, struct kvm_vcpu *vcpu); /* Misc */ extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu); extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
static inline void kvm_arch_hardware_disable(void) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar8100.00%1100.00%
Total8100.00%1100.00%


static inline void kvm_arch_hardware_unsetup(void) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar8100.00%1100.00%
Total8100.00%1100.00%


static inline void kvm_arch_sync_events(struct kvm *kvm) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar11100.00%1100.00%
Total11100.00%1100.00%


static inline void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar21100.00%1100.00%
Total21100.00%1100.00%


static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar1168.75%150.00%
paolo bonzinipaolo bonzini531.25%150.00%
Total16100.00%2100.00%


static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar11100.00%1100.00%
Total11100.00%1100.00%


static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm, struct kvm_memory_slot *slot) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar16100.00%1100.00%
Total16100.00%1100.00%


static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar11100.00%1100.00%
Total11100.00%1100.00%


static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}

Contributors

PersonTokensPropCommitsCommitProp
radim krcmarradim krcmar14100.00%1100.00%
Total14100.00%1100.00%


static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}

Contributors

PersonTokensPropCommitsCommitProp
christoffer dallchristoffer dall11100.00%1100.00%
Total11100.00%1100.00%


static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}

Contributors

PersonTokensPropCommitsCommitProp
christoffer dallchristoffer dall11100.00%1100.00%
Total11100.00%1100.00%


static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}

Contributors

PersonTokensPropCommitsCommitProp
christian borntraegerchristian borntraeger11100.00%1100.00%
Total11100.00%1100.00%

#endif /* __MIPS_KVM_HOST_H__ */

Overall Contributors

PersonTokensPropCommitsCommitProp
sanjay lalsanjay lal206858.98%12.04%
james hoganjames hogan125235.71%3877.55%
radim krcmarradim krcmar1113.17%12.04%
christoffer dallchristoffer dall220.63%12.04%
deng-cheng zhudeng-cheng zhu180.51%24.08%
christian borntraegerchristian borntraeger140.40%12.04%
paolo bonzinipaolo bonzini110.31%36.12%
paul burtonpaul burton60.17%12.04%
david hildenbranddavid hildenbrand40.11%12.04%
Total3506100.00%49100.00%
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.