Author | Tokens | Token Proportion | Commits | Commit Proportion |
---|---|---|---|---|
Ilan Tayari | 1115 | 75.08% | 9 | 75.00% |
Saeed Mahameed | 228 | 15.35% | 1 | 8.33% |
Igor Leshenko | 120 | 8.08% | 1 | 8.33% |
Yevgeny Kliteynik | 22 | 1.48% | 1 | 8.33% |
Total | 1485 | 12 |
/* * Copyright (c) 2017, Mellanox Technologies. All rights reserved. * * This software is available to you under a choice of one of two * licenses. You may choose to be licensed under the terms of the GNU * General Public License (GPL) Version 2, available from the file * COPYING in the main directory of this source tree, or the * OpenIB.org BSD license below: * * Redistribution and use in source and binary forms, with or * without modification, are permitted provided that the following * conditions are met: * * - Redistributions of source code must retain the above * copyright notice, this list of conditions and the following * disclaimer. * * - Redistributions in binary form must reproduce the above * copyright notice, this list of conditions and the following * disclaimer in the documentation and/or other materials * provided with the distribution. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE * SOFTWARE. */ #include <linux/module.h> #include <linux/etherdevice.h> #include <linux/mlx5/driver.h> #include "mlx5_core.h" #include "lib/mlx5.h" #include "lib/eq.h" #include "fpga/core.h" #include "fpga/conn.h" static const char *const mlx5_fpga_error_strings[] = { "Null Syndrome", "Corrupted DDR", "Flash Timeout", "Internal Link Error", "Watchdog HW Failure", "I2C Failure", "Image Changed", "Temperature Critical", }; static const char * const mlx5_fpga_qp_error_strings[] = { "Null Syndrome", "Retry Counter Expired", "RNR Expired", }; static struct mlx5_fpga_device *mlx5_fpga_device_alloc(void) { struct mlx5_fpga_device *fdev = NULL; fdev = kzalloc(sizeof(*fdev), GFP_KERNEL); if (!fdev) return NULL; spin_lock_init(&fdev->state_lock); fdev->state = MLX5_FPGA_STATUS_NONE; return fdev; } static const char *mlx5_fpga_image_name(enum mlx5_fpga_image image) { switch (image) { case MLX5_FPGA_IMAGE_USER: return "user"; case MLX5_FPGA_IMAGE_FACTORY: return "factory"; default: return "unknown"; } } static const char *mlx5_fpga_name(u32 fpga_id) { static char ret[32]; switch (fpga_id) { case MLX5_FPGA_NEWTON: return "Newton"; case MLX5_FPGA_EDISON: return "Edison"; case MLX5_FPGA_MORSE: return "Morse"; case MLX5_FPGA_MORSEQ: return "MorseQ"; } snprintf(ret, sizeof(ret), "Unknown %d", fpga_id); return ret; } static int mlx5_is_fpga_lookaside(u32 fpga_id) { return fpga_id != MLX5_FPGA_NEWTON && fpga_id != MLX5_FPGA_EDISON; } static int mlx5_fpga_device_load_check(struct mlx5_fpga_device *fdev) { struct mlx5_fpga_query query; int err; err = mlx5_fpga_query(fdev->mdev, &query); if (err) { mlx5_fpga_err(fdev, "Failed to query status: %d\n", err); return err; } fdev->last_admin_image = query.admin_image; fdev->last_oper_image = query.oper_image; mlx5_fpga_info(fdev, "Status %u; Admin image %u; Oper image %u\n", query.status, query.admin_image, query.oper_image); /* for FPGA lookaside projects FPGA load status is not important */ if (mlx5_is_fpga_lookaside(MLX5_CAP_FPGA(fdev->mdev, fpga_id))) return 0; if (query.status != MLX5_FPGA_STATUS_SUCCESS) { mlx5_fpga_err(fdev, "%s image failed to load; status %u\n", mlx5_fpga_image_name(fdev->last_oper_image), query.status); return -EIO; } return 0; } static int mlx5_fpga_device_brb(struct mlx5_fpga_device *fdev) { int err; struct mlx5_core_dev *mdev = fdev->mdev; err = mlx5_fpga_ctrl_op(mdev, MLX5_FPGA_CTRL_OPERATION_SANDBOX_BYPASS_ON); if (err) { mlx5_fpga_err(fdev, "Failed to set bypass on: %d\n", err); return err; } err = mlx5_fpga_ctrl_op(mdev, MLX5_FPGA_CTRL_OPERATION_RESET_SANDBOX); if (err) { mlx5_fpga_err(fdev, "Failed to reset SBU: %d\n", err); return err; } err = mlx5_fpga_ctrl_op(mdev, MLX5_FPGA_CTRL_OPERATION_SANDBOX_BYPASS_OFF); if (err) { mlx5_fpga_err(fdev, "Failed to set bypass off: %d\n", err); return err; } return 0; } static int mlx5_fpga_event(struct mlx5_fpga_device *, unsigned long, void *); static int fpga_err_event(struct notifier_block *nb, unsigned long event, void *eqe) { struct mlx5_fpga_device *fdev = mlx5_nb_cof(nb, struct mlx5_fpga_device, fpga_err_nb); return mlx5_fpga_event(fdev, event, eqe); } static int fpga_qp_err_event(struct notifier_block *nb, unsigned long event, void *eqe) { struct mlx5_fpga_device *fdev = mlx5_nb_cof(nb, struct mlx5_fpga_device, fpga_qp_err_nb); return mlx5_fpga_event(fdev, event, eqe); } int mlx5_fpga_device_start(struct mlx5_core_dev *mdev) { struct mlx5_fpga_device *fdev = mdev->fpga; unsigned int max_num_qps; unsigned long flags; u32 fpga_id; int err; if (!fdev) return 0; err = mlx5_fpga_caps(fdev->mdev); if (err) goto out; err = mlx5_fpga_device_load_check(fdev); if (err) goto out; fpga_id = MLX5_CAP_FPGA(fdev->mdev, fpga_id); mlx5_fpga_info(fdev, "FPGA card %s:%u\n", mlx5_fpga_name(fpga_id), fpga_id); /* No QPs if FPGA does not participate in net processing */ if (mlx5_is_fpga_lookaside(fpga_id)) goto out; mlx5_fpga_info(fdev, "%s(%d): image, version %u; SBU %06x:%04x version %d\n", mlx5_fpga_image_name(fdev->last_oper_image), fdev->last_oper_image, MLX5_CAP_FPGA(fdev->mdev, image_version), MLX5_CAP_FPGA(fdev->mdev, ieee_vendor_id), MLX5_CAP_FPGA(fdev->mdev, sandbox_product_id), MLX5_CAP_FPGA(fdev->mdev, sandbox_product_version)); max_num_qps = MLX5_CAP_FPGA(mdev, shell_caps.max_num_qps); if (!max_num_qps) { mlx5_fpga_err(fdev, "FPGA reports 0 QPs in SHELL_CAPS\n"); err = -ENOTSUPP; goto out; } err = mlx5_core_reserve_gids(mdev, max_num_qps); if (err) goto out; MLX5_NB_INIT(&fdev->fpga_err_nb, fpga_err_event, FPGA_ERROR); MLX5_NB_INIT(&fdev->fpga_qp_err_nb, fpga_qp_err_event, FPGA_QP_ERROR); mlx5_eq_notifier_register(fdev->mdev, &fdev->fpga_err_nb); mlx5_eq_notifier_register(fdev->mdev, &fdev->fpga_qp_err_nb); err = mlx5_fpga_conn_device_init(fdev); if (err) goto err_rsvd_gid; if (fdev->last_oper_image == MLX5_FPGA_IMAGE_USER) { err = mlx5_fpga_device_brb(fdev); if (err) goto err_conn_init; } goto out; err_conn_init: mlx5_fpga_conn_device_cleanup(fdev); err_rsvd_gid: mlx5_eq_notifier_unregister(fdev->mdev, &fdev->fpga_err_nb); mlx5_eq_notifier_unregister(fdev->mdev, &fdev->fpga_qp_err_nb); mlx5_core_unreserve_gids(mdev, max_num_qps); out: spin_lock_irqsave(&fdev->state_lock, flags); fdev->state = err ? MLX5_FPGA_STATUS_FAILURE : MLX5_FPGA_STATUS_SUCCESS; spin_unlock_irqrestore(&fdev->state_lock, flags); return err; } int mlx5_fpga_init(struct mlx5_core_dev *mdev) { struct mlx5_fpga_device *fdev = NULL; if (!MLX5_CAP_GEN(mdev, fpga)) { mlx5_core_dbg(mdev, "FPGA capability not present\n"); return 0; } mlx5_core_dbg(mdev, "Initializing FPGA\n"); fdev = mlx5_fpga_device_alloc(); if (!fdev) return -ENOMEM; fdev->mdev = mdev; mdev->fpga = fdev; return 0; } void mlx5_fpga_device_stop(struct mlx5_core_dev *mdev) { struct mlx5_fpga_device *fdev = mdev->fpga; unsigned int max_num_qps; unsigned long flags; int err; if (!fdev) return; if (mlx5_is_fpga_lookaside(MLX5_CAP_FPGA(fdev->mdev, fpga_id))) return; spin_lock_irqsave(&fdev->state_lock, flags); if (fdev->state != MLX5_FPGA_STATUS_SUCCESS) { spin_unlock_irqrestore(&fdev->state_lock, flags); return; } fdev->state = MLX5_FPGA_STATUS_NONE; spin_unlock_irqrestore(&fdev->state_lock, flags); if (fdev->last_oper_image == MLX5_FPGA_IMAGE_USER) { err = mlx5_fpga_ctrl_op(mdev, MLX5_FPGA_CTRL_OPERATION_SANDBOX_BYPASS_ON); if (err) mlx5_fpga_err(fdev, "Failed to re-set SBU bypass on: %d\n", err); } mlx5_fpga_conn_device_cleanup(fdev); mlx5_eq_notifier_unregister(fdev->mdev, &fdev->fpga_err_nb); mlx5_eq_notifier_unregister(fdev->mdev, &fdev->fpga_qp_err_nb); max_num_qps = MLX5_CAP_FPGA(mdev, shell_caps.max_num_qps); mlx5_core_unreserve_gids(mdev, max_num_qps); } void mlx5_fpga_cleanup(struct mlx5_core_dev *mdev) { struct mlx5_fpga_device *fdev = mdev->fpga; mlx5_fpga_device_stop(mdev); kfree(fdev); mdev->fpga = NULL; } static const char *mlx5_fpga_syndrome_to_string(u8 syndrome) { if (syndrome < ARRAY_SIZE(mlx5_fpga_error_strings)) return mlx5_fpga_error_strings[syndrome]; return "Unknown"; } static const char *mlx5_fpga_qp_syndrome_to_string(u8 syndrome) { if (syndrome < ARRAY_SIZE(mlx5_fpga_qp_error_strings)) return mlx5_fpga_qp_error_strings[syndrome]; return "Unknown"; } static int mlx5_fpga_event(struct mlx5_fpga_device *fdev, unsigned long event, void *eqe) { void *data = ((struct mlx5_eqe *)eqe)->data.raw; const char *event_name; bool teardown = false; unsigned long flags; u8 syndrome; switch (event) { case MLX5_EVENT_TYPE_FPGA_ERROR: syndrome = MLX5_GET(fpga_error_event, data, syndrome); event_name = mlx5_fpga_syndrome_to_string(syndrome); break; case MLX5_EVENT_TYPE_FPGA_QP_ERROR: syndrome = MLX5_GET(fpga_qp_error_event, data, syndrome); event_name = mlx5_fpga_qp_syndrome_to_string(syndrome); break; default: return NOTIFY_DONE; } spin_lock_irqsave(&fdev->state_lock, flags); switch (fdev->state) { case MLX5_FPGA_STATUS_SUCCESS: mlx5_fpga_warn(fdev, "Error %u: %s\n", syndrome, event_name); teardown = true; break; default: mlx5_fpga_warn_ratelimited(fdev, "Unexpected error event %u: %s\n", syndrome, event_name); } spin_unlock_irqrestore(&fdev->state_lock, flags); /* We tear-down the card's interfaces and functionality because * the FPGA bump-on-the-wire is misbehaving and we lose ability * to communicate with the network. User may still be able to * recover by re-programming or debugging the FPGA */ if (teardown) mlx5_trigger_health_work(fdev->mdev); return NOTIFY_OK; }
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with Cregit http://github.com/cregit/cregit
Version 2.0-RC1