Contributors: 13
Author |
Tokens |
Token Proportion |
Commits |
Commit Proportion |
Christoph Hellwig |
62 |
23.22% |
4 |
18.18% |
Robin Murphy |
53 |
19.85% |
3 |
13.64% |
Catalin Marinas |
52 |
19.48% |
4 |
18.18% |
Laura Abbott |
46 |
17.23% |
2 |
9.09% |
Linus Torvalds |
24 |
8.99% |
1 |
4.55% |
Stefano Stabellini |
16 |
5.99% |
1 |
4.55% |
Masayoshi Mizuma |
4 |
1.50% |
1 |
4.55% |
JiSheng Zhang |
3 |
1.12% |
1 |
4.55% |
Suzuki K. Poulose |
3 |
1.12% |
1 |
4.55% |
Thomas Gleixner |
1 |
0.37% |
1 |
4.55% |
Suravee Suthikulpanit |
1 |
0.37% |
1 |
4.55% |
Geert Uytterhoeven |
1 |
0.37% |
1 |
4.55% |
Arnd Bergmann |
1 |
0.37% |
1 |
4.55% |
Total |
267 |
|
22 |
|
// SPDX-License-Identifier: GPL-2.0-only
/*
* Copyright (C) 2012 ARM Ltd.
* Author: Catalin Marinas <catalin.marinas@arm.com>
*/
#include <linux/gfp.h>
#include <linux/cache.h>
#include <linux/dma-noncoherent.h>
#include <linux/dma-iommu.h>
#include <asm/cacheflush.h>
pgprot_t arch_dma_mmap_pgprot(struct device *dev, pgprot_t prot,
unsigned long attrs)
{
return pgprot_writecombine(prot);
}
void arch_sync_dma_for_device(struct device *dev, phys_addr_t paddr,
size_t size, enum dma_data_direction dir)
{
__dma_map_area(phys_to_virt(paddr), size, dir);
}
void arch_sync_dma_for_cpu(struct device *dev, phys_addr_t paddr,
size_t size, enum dma_data_direction dir)
{
__dma_unmap_area(phys_to_virt(paddr), size, dir);
}
void arch_dma_prep_coherent(struct page *page, size_t size)
{
__dma_flush_area(page_address(page), size);
}
static int __init arm64_dma_init(void)
{
return dma_atomic_pool_init(GFP_DMA32, __pgprot(PROT_NORMAL_NC));
}
arch_initcall(arm64_dma_init);
#ifdef CONFIG_IOMMU_DMA
void arch_teardown_dma_ops(struct device *dev)
{
dev->dma_ops = NULL;
}
#endif
void arch_setup_dma_ops(struct device *dev, u64 dma_base, u64 size,
const struct iommu_ops *iommu, bool coherent)
{
int cls = cache_line_size_of_cpu();
WARN_TAINT(!coherent && cls > ARCH_DMA_MINALIGN,
TAINT_CPU_OUT_OF_SPEC,
"%s %s: ARCH_DMA_MINALIGN smaller than CTR_EL0.CWG (%d < %d)",
dev_driver_string(dev), dev_name(dev),
ARCH_DMA_MINALIGN, cls);
dev->dma_coherent = coherent;
if (iommu)
iommu_setup_dma_ops(dev, dma_base, size);
#ifdef CONFIG_XEN
if (xen_initial_domain())
dev->dma_ops = xen_dma_ops;
#endif
}