Author | Tokens | Token Proportion | Commits | Commit Proportion |
---|---|---|---|---|
Russell King | 645 | 99.54% | 8 | 80.00% |
Thomas Gleixner | 2 | 0.31% | 1 | 10.00% |
Daniel Vetter | 1 | 0.15% | 1 | 10.00% |
Total | 648 | 10 |
// SPDX-License-Identifier: GPL-2.0-only /* * Copyright (C) 2012 Russell King * * Armada 510 (aka Dove) variant support */ #include <linux/clk.h> #include <linux/io.h> #include <drm/drm_probe_helper.h> #include "armada_crtc.h" #include "armada_drm.h" #include "armada_hw.h" struct armada510_variant_data { struct clk *clks[4]; struct clk *sel_clk; }; static int armada510_crtc_init(struct armada_crtc *dcrtc, struct device *dev) { struct armada510_variant_data *v; struct clk *clk; int idx; v = devm_kzalloc(dev, sizeof(*v), GFP_KERNEL); if (!v) return -ENOMEM; dcrtc->variant_data = v; if (dev->of_node) { struct property *prop; const char *s; of_property_for_each_string(dev->of_node, "clock-names", prop, s) { if (!strcmp(s, "ext_ref_clk0")) idx = 0; else if (!strcmp(s, "ext_ref_clk1")) idx = 1; else if (!strcmp(s, "plldivider")) idx = 2; else if (!strcmp(s, "axibus")) idx = 3; else continue; clk = devm_clk_get(dev, s); if (IS_ERR(clk)) return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER : PTR_ERR(clk); v->clks[idx] = clk; } } else { clk = devm_clk_get(dev, "ext_ref_clk1"); if (IS_ERR(clk)) return PTR_ERR(clk) == -ENOENT ? -EPROBE_DEFER : PTR_ERR(clk); v->clks[1] = clk; } /* * Lower the watermark so to eliminate jitter at higher bandwidths. * Disable SRAM read wait state to avoid system hang with external * clock. */ armada_updatel(CFG_DMA_WM(0x20), CFG_SRAM_WAIT | CFG_DMA_WM_MASK, dcrtc->base + LCD_CFG_RDREG4F); /* Initialise SPU register */ writel_relaxed(ADV_HWC32ENABLE | ADV_HWC32ARGB | ADV_HWC32BLEND, dcrtc->base + LCD_SPU_ADV_REG); return 0; } static const u32 armada510_clk_sels[] = { SCLK_510_EXTCLK0, SCLK_510_EXTCLK1, SCLK_510_PLL, SCLK_510_AXI, }; static const struct armada_clocking_params armada510_clocking = { /* HDMI requires -0.6%..+0.5% */ .permillage_min = 994, .permillage_max = 1005, .settable = BIT(0) | BIT(1), .div_max = SCLK_510_INT_DIV_MASK, }; /* * Armada510 specific SCLK register selection. * This gets called with sclk = NULL to test whether the mode is * supportable, and again with sclk != NULL to set the clocks up for * that. The former can return an error, but the latter is expected * not to. */ static int armada510_crtc_compute_clock(struct armada_crtc *dcrtc, const struct drm_display_mode *mode, uint32_t *sclk) { struct armada510_variant_data *v = dcrtc->variant_data; unsigned long desired_khz = mode->crtc_clock; struct armada_clk_result res; int ret, idx; idx = armada_crtc_select_clock(dcrtc, &res, &armada510_clocking, v->clks, ARRAY_SIZE(v->clks), desired_khz); if (idx < 0) return idx; ret = clk_prepare_enable(res.clk); if (ret) return ret; if (sclk) { clk_set_rate(res.clk, res.desired_clk_hz); *sclk = res.div | armada510_clk_sels[idx]; /* We are now using this clock */ v->sel_clk = res.clk; swap(dcrtc->clk, res.clk); } clk_disable_unprepare(res.clk); return 0; } static void armada510_crtc_disable(struct armada_crtc *dcrtc) { if (dcrtc->clk) { clk_disable_unprepare(dcrtc->clk); dcrtc->clk = NULL; } } static void armada510_crtc_enable(struct armada_crtc *dcrtc, const struct drm_display_mode *mode) { struct armada510_variant_data *v = dcrtc->variant_data; if (!dcrtc->clk && v->sel_clk) { if (!WARN_ON(clk_prepare_enable(v->sel_clk))) dcrtc->clk = v->sel_clk; } } const struct armada_variant armada510_ops = { .has_spu_adv_reg = true, .init = armada510_crtc_init, .compute_clock = armada510_crtc_compute_clock, .disable = armada510_crtc_disable, .enable = armada510_crtc_enable, };
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with Cregit http://github.com/cregit/cregit
Version 2.0-RC1