Contributors: 10
Author |
Tokens |
Token Proportion |
Commits |
Commit Proportion |
Eli Carter |
147 |
70.67% |
1 |
5.88% |
Lennert Buytenhek |
38 |
18.27% |
7 |
41.18% |
David Brownell |
5 |
2.40% |
1 |
5.88% |
Arnaud Patard |
3 |
1.44% |
1 |
5.88% |
Dan J Williams |
3 |
1.44% |
1 |
5.88% |
Thomas Gleixner |
3 |
1.44% |
2 |
11.76% |
Rob Herring |
3 |
1.44% |
1 |
5.88% |
Dave Jiang |
3 |
1.44% |
1 |
5.88% |
Arnd Bergmann |
2 |
0.96% |
1 |
5.88% |
Russell King |
1 |
0.48% |
1 |
5.88% |
Total |
208 |
|
17 |
|
// SPDX-License-Identifier: GPL-2.0-only
/*
* arch/arm/mach-iop32x/irq.c
*
* Generic IOP32X IRQ handling functionality
*
* Author: Rory Bolt <rorybolt@pacbell.net>
* Copyright (C) 2002 Rory Bolt
*/
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <asm/mach/irq.h>
#include <asm/irq.h>
#include <asm/mach-types.h>
#include "hardware.h"
static u32 iop32x_mask;
static void intctl_write(u32 val)
{
asm volatile("mcr p6, 0, %0, c0, c0, 0" : : "r" (val));
}
static void intstr_write(u32 val)
{
asm volatile("mcr p6, 0, %0, c4, c0, 0" : : "r" (val));
}
static void
iop32x_irq_mask(struct irq_data *d)
{
iop32x_mask &= ~(1 << d->irq);
intctl_write(iop32x_mask);
}
static void
iop32x_irq_unmask(struct irq_data *d)
{
iop32x_mask |= 1 << d->irq;
intctl_write(iop32x_mask);
}
struct irq_chip ext_chip = {
.name = "IOP32x",
.irq_ack = iop32x_irq_mask,
.irq_mask = iop32x_irq_mask,
.irq_unmask = iop32x_irq_unmask,
};
void __init iop32x_init_irq(void)
{
int i;
iop_init_cp6_handler();
intctl_write(0);
intstr_write(0);
if (machine_is_glantank() ||
machine_is_iq80321() ||
machine_is_iq31244() ||
machine_is_n2100() ||
machine_is_em7210())
*IOP3XX_PCIIRSR = 0x0f;
for (i = 0; i < NR_IRQS; i++) {
irq_set_chip_and_handler(i, &ext_chip, handle_level_irq);
irq_clear_status_flags(i, IRQ_NOREQUEST | IRQ_NOPROBE);
}
}