Author | Tokens | Token Proportion | Commits | Commit Proportion |
---|---|---|---|---|
Shinas Rasheed | 1187 | 99.66% | 3 | 75.00% |
VSR Burru | 4 | 0.34% | 1 | 25.00% |
Total | 1191 | 4 |
/* SPDX-License-Identifier: GPL-2.0 */ /* Marvell Octeon EP (EndPoint) Ethernet Driver * * Copyright (C) 2020 Marvell. * */ #ifndef _OCTEP_REGS_CNXK_PF_H_ #define _OCTEP_REGS_CNXK_PF_H_ /* ############################ RST ######################### */ #define CNXK_RST_BOOT 0x000087E006001600ULL #define CNXK_RST_CHIP_DOMAIN_W1S 0x000087E006001810ULL #define CNXK_RST_CORE_DOMAIN_W1S 0x000087E006001820ULL #define CNXK_RST_CORE_DOMAIN_W1C 0x000087E006001828ULL #define CNXK_CONFIG_XPANSION_BAR 0x38 #define CNXK_CONFIG_PCIE_CAP 0x70 #define CNXK_CONFIG_PCIE_DEVCAP 0x74 #define CNXK_CONFIG_PCIE_DEVCTL 0x78 #define CNXK_CONFIG_PCIE_LINKCAP 0x7C #define CNXK_CONFIG_PCIE_LINKCTL 0x80 #define CNXK_CONFIG_PCIE_SLOTCAP 0x84 #define CNXK_CONFIG_PCIE_SLOTCTL 0x88 #define CNXK_PCIE_SRIOV_FDL 0x188 /* 0x98 */ #define CNXK_PCIE_SRIOV_FDL_BIT_POS 0x10 #define CNXK_PCIE_SRIOV_FDL_MASK 0xFF #define CNXK_CONFIG_PCIE_FLTMSK 0x720 /* ################# Offsets of RING, EPF, MAC ######################### */ #define CNXK_RING_OFFSET (0x1ULL << 17) #define CNXK_EPF_OFFSET (0x1ULL << 25) #define CNXK_MAC_OFFSET (0x1ULL << 4) #define CNXK_BIT_ARRAY_OFFSET (0x1ULL << 4) #define CNXK_EPVF_RING_OFFSET (0x1ULL << 4) /* ################# Scratch Registers ######################### */ #define CNXK_SDP_EPF_SCRATCH 0x209E0 /* ################# Window Registers ######################### */ #define CNXK_SDP_WIN_WR_ADDR64 0x20000 #define CNXK_SDP_WIN_RD_ADDR64 0x20010 #define CNXK_SDP_WIN_WR_DATA64 0x20020 #define CNXK_SDP_WIN_WR_MASK_REG 0x20030 #define CNXK_SDP_WIN_RD_DATA64 0x20040 #define CNXK_SDP_MAC_NUMBER 0x2C100 /* ################# Global Previliged registers ######################### */ #define CNXK_SDP_EPF_RINFO 0x209F0 #define CNXK_SDP_EPF_RINFO_SRN(val) ((val) & 0x7F) #define CNXK_SDP_EPF_RINFO_RPVF(val) (((val) >> 32) & 0xF) #define CNXK_SDP_EPF_RINFO_NVFS(val) (((val) >> 48) & 0x7F) /* SDP Function select */ #define CNXK_SDP_FUNC_SEL_EPF_BIT_POS 7 #define CNXK_SDP_FUNC_SEL_FUNC_BIT_POS 0 /* ##### RING IN (Into device from PCI: Tx Ring) REGISTERS #### */ #define CNXK_SDP_R_IN_CONTROL_START 0x10000 #define CNXK_SDP_R_IN_ENABLE_START 0x10010 #define CNXK_SDP_R_IN_INSTR_BADDR_START 0x10020 #define CNXK_SDP_R_IN_INSTR_RSIZE_START 0x10030 #define CNXK_SDP_R_IN_INSTR_DBELL_START 0x10040 #define CNXK_SDP_R_IN_CNTS_START 0x10050 #define CNXK_SDP_R_IN_INT_LEVELS_START 0x10060 #define CNXK_SDP_R_IN_PKT_CNT_START 0x10080 #define CNXK_SDP_R_IN_BYTE_CNT_START 0x10090 #define CNXK_SDP_R_IN_CONTROL(ring) \ (CNXK_SDP_R_IN_CONTROL_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_ENABLE(ring) \ (CNXK_SDP_R_IN_ENABLE_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INSTR_BADDR(ring) \ (CNXK_SDP_R_IN_INSTR_BADDR_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INSTR_RSIZE(ring) \ (CNXK_SDP_R_IN_INSTR_RSIZE_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INSTR_DBELL(ring) \ (CNXK_SDP_R_IN_INSTR_DBELL_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_CNTS(ring) \ (CNXK_SDP_R_IN_CNTS_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INT_LEVELS(ring) \ (CNXK_SDP_R_IN_INT_LEVELS_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_PKT_CNT(ring) \ (CNXK_SDP_R_IN_PKT_CNT_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_BYTE_CNT(ring) \ (CNXK_SDP_R_IN_BYTE_CNT_START + ((ring) * CNXK_RING_OFFSET)) /* Rings per Virtual Function */ #define CNXK_R_IN_CTL_RPVF_MASK (0xF) #define CNXK_R_IN_CTL_RPVF_POS (48) /* Number of instructions to be read in one MAC read request. * setting to Max value(4) */ #define CNXK_R_IN_CTL_IDLE (0x1ULL << 28) #define CNXK_R_IN_CTL_RDSIZE (0x3ULL << 25) #define CNXK_R_IN_CTL_IS_64B (0x1ULL << 24) #define CNXK_R_IN_CTL_D_NSR (0x1ULL << 8) #define CNXK_R_IN_CTL_D_ESR (0x1ULL << 6) #define CNXK_R_IN_CTL_D_ROR (0x1ULL << 5) #define CNXK_R_IN_CTL_NSR (0x1ULL << 3) #define CNXK_R_IN_CTL_ESR (0x1ULL << 1) #define CNXK_R_IN_CTL_ROR (0x1ULL << 0) #define CNXK_R_IN_CTL_MASK (CNXK_R_IN_CTL_RDSIZE | CNXK_R_IN_CTL_IS_64B) /* ##### RING OUT (out from device to PCI host: Rx Ring) REGISTERS #### */ #define CNXK_SDP_R_OUT_CNTS_START 0x10100 #define CNXK_SDP_R_OUT_INT_LEVELS_START 0x10110 #define CNXK_SDP_R_OUT_SLIST_BADDR_START 0x10120 #define CNXK_SDP_R_OUT_SLIST_RSIZE_START 0x10130 #define CNXK_SDP_R_OUT_SLIST_DBELL_START 0x10140 #define CNXK_SDP_R_OUT_CONTROL_START 0x10150 #define CNXK_SDP_R_OUT_WMARK_START 0x10160 #define CNXK_SDP_R_OUT_ENABLE_START 0x10170 #define CNXK_SDP_R_OUT_PKT_CNT_START 0x10180 #define CNXK_SDP_R_OUT_BYTE_CNT_START 0x10190 #define CNXK_SDP_R_OUT_CONTROL(ring) \ (CNXK_SDP_R_OUT_CONTROL_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_ENABLE(ring) \ (CNXK_SDP_R_OUT_ENABLE_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_SLIST_BADDR(ring) \ (CNXK_SDP_R_OUT_SLIST_BADDR_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_SLIST_RSIZE(ring) \ (CNXK_SDP_R_OUT_SLIST_RSIZE_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_SLIST_DBELL(ring) \ (CNXK_SDP_R_OUT_SLIST_DBELL_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_WMARK(ring) \ (CNXK_SDP_R_OUT_WMARK_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_CNTS(ring) \ (CNXK_SDP_R_OUT_CNTS_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_INT_LEVELS(ring) \ (CNXK_SDP_R_OUT_INT_LEVELS_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_PKT_CNT(ring) \ (CNXK_SDP_R_OUT_PKT_CNT_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_BYTE_CNT(ring) \ (CNXK_SDP_R_OUT_BYTE_CNT_START + ((ring) * CNXK_RING_OFFSET)) /*------------------ R_OUT Masks ----------------*/ #define CNXK_R_OUT_INT_LEVELS_BMODE BIT_ULL(63) #define CNXK_R_OUT_INT_LEVELS_TIMET (32) #define CNXK_R_OUT_CTL_IDLE BIT_ULL(40) #define CNXK_R_OUT_CTL_ES_I BIT_ULL(34) #define CNXK_R_OUT_CTL_NSR_I BIT_ULL(33) #define CNXK_R_OUT_CTL_ROR_I BIT_ULL(32) #define CNXK_R_OUT_CTL_ES_D BIT_ULL(30) #define CNXK_R_OUT_CTL_NSR_D BIT_ULL(29) #define CNXK_R_OUT_CTL_ROR_D BIT_ULL(28) #define CNXK_R_OUT_CTL_ES_P BIT_ULL(26) #define CNXK_R_OUT_CTL_NSR_P BIT_ULL(25) #define CNXK_R_OUT_CTL_ROR_P BIT_ULL(24) #define CNXK_R_OUT_CTL_IMODE BIT_ULL(23) /* ############### Interrupt Moderation Registers ############### */ #define CNXK_SDP_R_IN_INT_MDRT_CTL0_START 0x10280 #define CNXK_SDP_R_IN_INT_MDRT_CTL1_START 0x102A0 #define CNXK_SDP_R_IN_INT_MDRT_DBG_START 0x102C0 #define CNXK_SDP_R_OUT_INT_MDRT_CTL0_START 0x10380 #define CNXK_SDP_R_OUT_INT_MDRT_CTL1_START 0x103A0 #define CNXK_SDP_R_OUT_INT_MDRT_DBG_START 0x103C0 #define CNXK_SDP_R_MBOX_ISM_START 0x10500 #define CNXK_SDP_R_OUT_CNTS_ISM_START 0x10510 #define CNXK_SDP_R_IN_CNTS_ISM_START 0x10520 #define CNXK_SDP_R_IN_INT_MDRT_CTL0(ring) \ (CNXK_SDP_R_IN_INT_MDRT_CTL0_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INT_MDRT_CTL1(ring) \ (CNXK_SDP_R_IN_INT_MDRT_CTL1_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_INT_MDRT_DBG(ring) \ (CNXK_SDP_R_IN_INT_MDRT_DBG_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_INT_MDRT_CTL0(ring) \ (CNXK_SDP_R_OUT_INT_MDRT_CTL0_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_INT_MDRT_CTL1(ring) \ (CNXK_SDP_R_OUT_INT_MDRT_CTL1_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_INT_MDRT_DBG(ring) \ (CNXK_SDP_R_OUT_INT_MDRT_DBG_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_MBOX_ISM(ring) \ (CNXK_SDP_R_MBOX_ISM_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_CNTS_ISM(ring) \ (CNXK_SDP_R_OUT_CNTS_ISM_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_CNTS_ISM(ring) \ (CNXK_SDP_R_IN_CNTS_ISM_START + ((ring) * CNXK_RING_OFFSET)) /* ##################### Mail Box Registers ########################## */ /* INT register for VF. when a MBOX write from PF happed to a VF, * corresponding bit will be set in this register as well as in * PF_VF_INT register. * * This is a RO register, the int can be cleared by writing 1 to PF_VF_INT */ /* Basically first 3 are from PF to VF. The last one is data from VF to PF */ #define CNXK_SDP_R_MBOX_PF_VF_DATA_START 0x10210 #define CNXK_SDP_R_MBOX_PF_VF_INT_START 0x10220 #define CNXK_SDP_R_MBOX_VF_PF_DATA_START 0x10230 #define CNXK_SDP_MBOX_VF_PF_DATA_START 0x24000 #define CNXK_SDP_MBOX_PF_VF_DATA_START 0x22000 #define CNXK_SDP_R_MBOX_PF_VF_DATA(ring) \ (CNXK_SDP_R_MBOX_PF_VF_DATA_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_MBOX_PF_VF_INT(ring) \ (CNXK_SDP_R_MBOX_PF_VF_INT_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_MBOX_VF_PF_DATA(ring) \ (CNXK_SDP_R_MBOX_VF_PF_DATA_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_MBOX_VF_PF_DATA(ring) \ (CNXK_SDP_MBOX_VF_PF_DATA_START + ((ring) * CNXK_EPVF_RING_OFFSET)) #define CNXK_SDP_MBOX_PF_VF_DATA(ring) \ (CNXK_SDP_MBOX_PF_VF_DATA_START + ((ring) * CNXK_EPVF_RING_OFFSET)) /* ##################### Interrupt Registers ########################## */ #define CNXK_SDP_R_ERR_TYPE_START 0x10400 #define CNXK_SDP_R_ERR_TYPE(ring) \ (CNXK_SDP_R_ERR_TYPE_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_MBOX_ISM_START 0x10500 #define CNXK_SDP_R_OUT_CNTS_ISM_START 0x10510 #define CNXK_SDP_R_IN_CNTS_ISM_START 0x10520 #define CNXK_SDP_R_MBOX_ISM(ring) \ (CNXK_SDP_R_MBOX_ISM_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_OUT_CNTS_ISM(ring) \ (CNXK_SDP_R_OUT_CNTS_ISM_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_R_IN_CNTS_ISM(ring) \ (CNXK_SDP_R_IN_CNTS_ISM_START + ((ring) * CNXK_RING_OFFSET)) #define CNXK_SDP_EPF_MBOX_RINT_START 0x20100 #define CNXK_SDP_EPF_MBOX_RINT_W1S_START 0x20120 #define CNXK_SDP_EPF_MBOX_RINT_ENA_W1C_START 0x20140 #define CNXK_SDP_EPF_MBOX_RINT_ENA_W1S_START 0x20160 #define CNXK_SDP_EPF_VFIRE_RINT_START 0x20180 #define CNXK_SDP_EPF_VFIRE_RINT_W1S_START 0x201A0 #define CNXK_SDP_EPF_VFIRE_RINT_ENA_W1C_START 0x201C0 #define CNXK_SDP_EPF_VFIRE_RINT_ENA_W1S_START 0x201E0 #define CNXK_SDP_EPF_IRERR_RINT 0x20200 #define CNXK_SDP_EPF_IRERR_RINT_W1S 0x20210 #define CNXK_SDP_EPF_IRERR_RINT_ENA_W1C 0x20220 #define CNXK_SDP_EPF_IRERR_RINT_ENA_W1S 0x20230 #define CNXK_SDP_EPF_VFORE_RINT_START 0x20240 #define CNXK_SDP_EPF_VFORE_RINT_W1S_START 0x20260 #define CNXK_SDP_EPF_VFORE_RINT_ENA_W1C_START 0x20280 #define CNXK_SDP_EPF_VFORE_RINT_ENA_W1S_START 0x202A0 #define CNXK_SDP_EPF_ORERR_RINT 0x20320 #define CNXK_SDP_EPF_ORERR_RINT_W1S 0x20330 #define CNXK_SDP_EPF_ORERR_RINT_ENA_W1C 0x20340 #define CNXK_SDP_EPF_ORERR_RINT_ENA_W1S 0x20350 #define CNXK_SDP_EPF_OEI_RINT 0x20400 #define CNXK_SDP_EPF_OEI_RINT_W1S 0x20500 #define CNXK_SDP_EPF_OEI_RINT_ENA_W1C 0x20600 #define CNXK_SDP_EPF_OEI_RINT_ENA_W1S 0x20700 #define CNXK_SDP_EPF_DMA_RINT 0x20800 #define CNXK_SDP_EPF_DMA_RINT_W1S 0x20810 #define CNXK_SDP_EPF_DMA_RINT_ENA_W1C 0x20820 #define CNXK_SDP_EPF_DMA_RINT_ENA_W1S 0x20830 #define CNXK_SDP_EPF_DMA_INT_LEVEL_START 0x20840 #define CNXK_SDP_EPF_DMA_CNT_START 0x20860 #define CNXK_SDP_EPF_DMA_TIM_START 0x20880 #define CNXK_SDP_EPF_MISC_RINT 0x208A0 #define CNXK_SDP_EPF_MISC_RINT_W1S 0x208B0 #define CNXK_SDP_EPF_MISC_RINT_ENA_W1C 0x208C0 #define CNXK_SDP_EPF_MISC_RINT_ENA_W1S 0x208D0 #define CNXK_SDP_EPF_DMA_VF_RINT_START 0x208E0 #define CNXK_SDP_EPF_DMA_VF_RINT_W1S_START 0x20900 #define CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1C_START 0x20920 #define CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1S_START 0x20940 #define CNXK_SDP_EPF_PP_VF_RINT_START 0x20960 #define CNXK_SDP_EPF_PP_VF_RINT_W1S_START 0x20980 #define CNXK_SDP_EPF_PP_VF_RINT_ENA_W1C_START 0x209A0 #define CNXK_SDP_EPF_PP_VF_RINT_ENA_W1S_START 0x209C0 #define CNXK_SDP_EPF_MBOX_RINT(index) \ (CNXK_SDP_EPF_MBOX_RINT_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_MBOX_RINT_W1S(index) \ (CNXK_SDP_EPF_MBOX_RINT_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_MBOX_RINT_ENA_W1C(index) \ (CNXK_SDP_EPF_MBOX_RINT_ENA_W1C_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_MBOX_RINT_ENA_W1S(index) \ (CNXK_SDP_EPF_MBOX_RINT_ENA_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFIRE_RINT(index) \ (CNXK_SDP_EPF_VFIRE_RINT_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFIRE_RINT_W1S(index) \ (CNXK_SDP_EPF_VFIRE_RINT_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFIRE_RINT_ENA_W1C(index) \ (CNXK_SDP_EPF_VFIRE_RINT_ENA_W1C_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFIRE_RINT_ENA_W1S(index) \ (CNXK_SDP_EPF_VFIRE_RINT_ENA_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFORE_RINT(index) \ (CNXK_SDP_EPF_VFORE_RINT_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFORE_RINT_W1S(index) \ (CNXK_SDP_EPF_VFORE_RINT_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFORE_RINT_ENA_W1C(index) \ (CNXK_SDP_EPF_VFORE_RINT_ENA_W1C_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_VFORE_RINT_ENA_W1S(index) \ (CNXK_SDP_EPF_VFORE_RINT_ENA_W1S_START + ((index) * CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_DMA_VF_RINT(index) \ (CNXK_SDP_EPF_DMA_VF_RINT_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_DMA_VF_RINT_W1S(index) \ (CNXK_SDP_EPF_DMA_VF_RINT_W1S_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1C(index) \ (CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1C_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1S(index) \ (CNXK_SDP_EPF_DMA_VF_RINT_ENA_W1S_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_PP_VF_RINT(index) \ (CNXK_SDP_EPF_PP_VF_RINT_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_PP_VF_RINT_W1S(index) \ (CNXK_SDP_EPF_PP_VF_RINT_W1S_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_PP_VF_RINT_ENA_W1C(index) \ (CNXK_SDP_EPF_PP_VF_RINT_ENA_W1C_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) #define CNXK_SDP_EPF_PP_VF_RINT_ENA_W1S(index) \ (CNXK_SDP_EPF_PP_VF_RINT_ENA_W1S_START + ((index) + CNXK_BIT_ARRAY_OFFSET)) /*------------------ Interrupt Masks ----------------*/ #define CNXK_INTR_R_SEND_ISM BIT_ULL(63) #define CNXK_INTR_R_OUT_INT BIT_ULL(62) #define CNXK_INTR_R_IN_INT BIT_ULL(61) #define CNXK_INTR_R_MBOX_INT BIT_ULL(60) #define CNXK_INTR_R_RESEND BIT_ULL(59) #define CNXK_INTR_R_CLR_TIM BIT_ULL(58) /* ####################### Ring Mapping Registers ################################## */ #define CNXK_SDP_EPVF_RING_START 0x26000 #define CNXK_SDP_IN_RING_TB_MAP_START 0x28000 #define CNXK_SDP_IN_RATE_LIMIT_START 0x2A000 #define CNXK_SDP_MAC_PF_RING_CTL_START 0x2C000 #define CNXK_SDP_EPVF_RING(ring) \ (CNXK_SDP_EPVF_RING_START + ((ring) * CNXK_EPVF_RING_OFFSET)) #define CNXK_SDP_IN_RING_TB_MAP(ring) \ (CNXK_SDP_N_RING_TB_MAP_START + ((ring) * CNXK_EPVF_RING_OFFSET)) #define CNXK_SDP_IN_RATE_LIMIT(ring) \ (CNXK_SDP_IN_RATE_LIMIT_START + ((ring) * CNXK_EPVF_RING_OFFSET)) #define CNXK_SDP_MAC_PF_RING_CTL(mac) \ (CNXK_SDP_MAC_PF_RING_CTL_START + ((mac) * CNXK_MAC_OFFSET)) #define CNXK_SDP_MAC_PF_RING_CTL_NPFS(val) ((val) & 0x3) #define CNXK_SDP_MAC_PF_RING_CTL_SRN(val) (((val) >> 8) & 0x7F) #define CNXK_SDP_MAC_PF_RING_CTL_RPPF(val) (((val) >> 16) & 0x3F) /* Number of non-queue interrupts in CNXKxx */ #define CNXK_NUM_NON_IOQ_INTR 32 /* bit 0 for control mbox interrupt */ #define CNXK_SDP_EPF_OEI_RINT_DATA_BIT_MBOX BIT_ULL(0) /* bit 1 for firmware heartbeat interrupt */ #define CNXK_SDP_EPF_OEI_RINT_DATA_BIT_HBEAT BIT_ULL(1) #define FW_STATUS_RUNNING 2ULL #define CNXK_PEMX_PFX_CSX_PFCFGX(pem, pf, offset) ({ typeof(offset) _off = (offset); \ ((0x8e0000008000 | \ (uint64_t)(pem) << 36 \ | (pf) << 18 \ | ((_off >> 16) & 1) << 16 \ | (_off >> 3) << 3) \ + (((_off >> 2) & 1) << 2)); \ }) /* Register defines for use with CNXK_PEMX_PFX_CSX_PFCFGX */ #define CNXK_PCIEEP_VSECST_CTL 0x418 #define CNXK_PEM_BAR4_INDEX 7 #define CNXK_PEM_BAR4_INDEX_SIZE 0x400000ULL #define CNXK_PEM_BAR4_INDEX_OFFSET (CNXK_PEM_BAR4_INDEX * CNXK_PEM_BAR4_INDEX_SIZE) #endif /* _OCTEP_REGS_CNXK_PF_H_ */
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with Cregit http://github.com/cregit/cregit
Version 2.0-RC1