Author | Tokens | Token Proportion | Commits | Commit Proportion |
---|---|---|---|---|
Thomas Bogendoerfer | 4373 | 96.03% | 1 | 4.55% |
Christoph Hellwig | 117 | 2.57% | 3 | 13.64% |
Takashi Iwai | 45 | 0.99% | 8 | 36.36% |
Paul Gortmaker | 3 | 0.07% | 1 | 4.55% |
Bhumika Goyal | 3 | 0.07% | 2 | 9.09% |
Axel Lin | 2 | 0.04% | 1 | 4.55% |
Uwe Kleine-König | 2 | 0.04% | 1 | 4.55% |
Arvind Yadav | 2 | 0.04% | 1 | 4.55% |
SF Markus Elfring | 2 | 0.04% | 1 | 4.55% |
Thomas Gleixner | 2 | 0.04% | 1 | 4.55% |
Linus Torvalds (pre-git) | 2 | 0.04% | 1 | 4.55% |
Linus Torvalds | 1 | 0.02% | 1 | 4.55% |
Total | 4554 | 22 |
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895
// SPDX-License-Identifier: GPL-2.0-only /* * Driver for A2 audio system used in SGI machines * Copyright (c) 2008 Thomas Bogendoerfer <tsbogend@alpha.fanken.de> * * Based on OSS code from Ladislav Michl <ladis@linux-mips.org>, which * was based on code from Ulf Carlsson */ #include <linux/kernel.h> #include <linux/init.h> #include <linux/interrupt.h> #include <linux/dma-mapping.h> #include <linux/platform_device.h> #include <linux/io.h> #include <linux/slab.h> #include <linux/module.h> #include <asm/sgi/hpc3.h> #include <asm/sgi/ip22.h> #include <sound/core.h> #include <sound/control.h> #include <sound/pcm.h> #include <sound/pcm-indirect.h> #include <sound/initval.h> #include "hal2.h" static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */ static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */ module_param(index, int, 0444); MODULE_PARM_DESC(index, "Index value for SGI HAL2 soundcard."); module_param(id, charp, 0444); MODULE_PARM_DESC(id, "ID string for SGI HAL2 soundcard."); MODULE_DESCRIPTION("ALSA driver for SGI HAL2 audio"); MODULE_AUTHOR("Thomas Bogendoerfer"); MODULE_LICENSE("GPL"); #define H2_BLOCK_SIZE 1024 #define H2_BUF_SIZE 16384 struct hal2_pbus { struct hpc3_pbus_dmacregs *pbus; int pbusnr; unsigned int ctrl; /* Current state of pbus->pbdma_ctrl */ }; struct hal2_desc { struct hpc_dma_desc desc; u32 pad; /* padding */ }; struct hal2_codec { struct snd_pcm_indirect pcm_indirect; struct snd_pcm_substream *substream; unsigned char *buffer; dma_addr_t buffer_dma; struct hal2_desc *desc; dma_addr_t desc_dma; int desc_count; struct hal2_pbus pbus; int voices; /* mono/stereo */ unsigned int sample_rate; unsigned int master; /* Master frequency */ unsigned short mod; /* MOD value */ unsigned short inc; /* INC value */ }; #define H2_MIX_OUTPUT_ATT 0 #define H2_MIX_INPUT_GAIN 1 struct snd_hal2 { struct snd_card *card; struct hal2_ctl_regs *ctl_regs; /* HAL2 ctl registers */ struct hal2_aes_regs *aes_regs; /* HAL2 aes registers */ struct hal2_vol_regs *vol_regs; /* HAL2 vol registers */ struct hal2_syn_regs *syn_regs; /* HAL2 syn registers */ struct hal2_codec dac; struct hal2_codec adc; }; #define H2_INDIRECT_WAIT(regs) while (hal2_read(®s->isr) & H2_ISR_TSTATUS); #define H2_READ_ADDR(addr) (addr | (1<<7)) #define H2_WRITE_ADDR(addr) (addr) static inline u32 hal2_read(u32 *reg) { return __raw_readl(reg); } static inline void hal2_write(u32 val, u32 *reg) { __raw_writel(val, reg); } static u32 hal2_i_read32(struct snd_hal2 *hal2, u16 addr) { u32 ret; struct hal2_ctl_regs *regs = hal2->ctl_regs; hal2_write(H2_READ_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); ret = hal2_read(®s->idr0) & 0xffff; hal2_write(H2_READ_ADDR(addr) | 0x1, ®s->iar); H2_INDIRECT_WAIT(regs); ret |= (hal2_read(®s->idr0) & 0xffff) << 16; return ret; } static void hal2_i_write16(struct snd_hal2 *hal2, u16 addr, u16 val) { struct hal2_ctl_regs *regs = hal2->ctl_regs; hal2_write(val, ®s->idr0); hal2_write(0, ®s->idr1); hal2_write(0, ®s->idr2); hal2_write(0, ®s->idr3); hal2_write(H2_WRITE_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); } static void hal2_i_write32(struct snd_hal2 *hal2, u16 addr, u32 val) { struct hal2_ctl_regs *regs = hal2->ctl_regs; hal2_write(val & 0xffff, ®s->idr0); hal2_write(val >> 16, ®s->idr1); hal2_write(0, ®s->idr2); hal2_write(0, ®s->idr3); hal2_write(H2_WRITE_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); } static void hal2_i_setbit16(struct snd_hal2 *hal2, u16 addr, u16 bit) { struct hal2_ctl_regs *regs = hal2->ctl_regs; hal2_write(H2_READ_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); hal2_write((hal2_read(®s->idr0) & 0xffff) | bit, ®s->idr0); hal2_write(0, ®s->idr1); hal2_write(0, ®s->idr2); hal2_write(0, ®s->idr3); hal2_write(H2_WRITE_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); } static void hal2_i_clearbit16(struct snd_hal2 *hal2, u16 addr, u16 bit) { struct hal2_ctl_regs *regs = hal2->ctl_regs; hal2_write(H2_READ_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); hal2_write((hal2_read(®s->idr0) & 0xffff) & ~bit, ®s->idr0); hal2_write(0, ®s->idr1); hal2_write(0, ®s->idr2); hal2_write(0, ®s->idr3); hal2_write(H2_WRITE_ADDR(addr), ®s->iar); H2_INDIRECT_WAIT(regs); } static int hal2_gain_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo) { uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER; uinfo->count = 2; uinfo->value.integer.min = 0; switch ((int)kcontrol->private_value) { case H2_MIX_OUTPUT_ATT: uinfo->value.integer.max = 31; break; case H2_MIX_INPUT_GAIN: uinfo->value.integer.max = 15; break; } return 0; } static int hal2_gain_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol) { struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol); u32 tmp; int l, r; switch ((int)kcontrol->private_value) { case H2_MIX_OUTPUT_ATT: tmp = hal2_i_read32(hal2, H2I_DAC_C2); if (tmp & H2I_C2_MUTE) { l = 0; r = 0; } else { l = 31 - ((tmp >> H2I_C2_L_ATT_SHIFT) & 31); r = 31 - ((tmp >> H2I_C2_R_ATT_SHIFT) & 31); } break; case H2_MIX_INPUT_GAIN: tmp = hal2_i_read32(hal2, H2I_ADC_C2); l = (tmp >> H2I_C2_L_GAIN_SHIFT) & 15; r = (tmp >> H2I_C2_R_GAIN_SHIFT) & 15; break; default: return -EINVAL; } ucontrol->value.integer.value[0] = l; ucontrol->value.integer.value[1] = r; return 0; } static int hal2_gain_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol) { struct snd_hal2 *hal2 = snd_kcontrol_chip(kcontrol); u32 old, new; int l, r; l = ucontrol->value.integer.value[0]; r = ucontrol->value.integer.value[1]; switch ((int)kcontrol->private_value) { case H2_MIX_OUTPUT_ATT: old = hal2_i_read32(hal2, H2I_DAC_C2); new = old & ~(H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE); if (l | r) { l = 31 - l; r = 31 - r; new |= (l << H2I_C2_L_ATT_SHIFT); new |= (r << H2I_C2_R_ATT_SHIFT); } else new |= H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE; hal2_i_write32(hal2, H2I_DAC_C2, new); break; case H2_MIX_INPUT_GAIN: old = hal2_i_read32(hal2, H2I_ADC_C2); new = old & ~(H2I_C2_L_GAIN_M | H2I_C2_R_GAIN_M); new |= (l << H2I_C2_L_GAIN_SHIFT); new |= (r << H2I_C2_R_GAIN_SHIFT); hal2_i_write32(hal2, H2I_ADC_C2, new); break; default: return -EINVAL; } return old != new; } static const struct snd_kcontrol_new hal2_ctrl_headphone = { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = "Headphone Playback Volume", .access = SNDRV_CTL_ELEM_ACCESS_READWRITE, .private_value = H2_MIX_OUTPUT_ATT, .info = hal2_gain_info, .get = hal2_gain_get, .put = hal2_gain_put, }; static const struct snd_kcontrol_new hal2_ctrl_mic = { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = "Mic Capture Volume", .access = SNDRV_CTL_ELEM_ACCESS_READWRITE, .private_value = H2_MIX_INPUT_GAIN, .info = hal2_gain_info, .get = hal2_gain_get, .put = hal2_gain_put, }; static int hal2_mixer_create(struct snd_hal2 *hal2) { int err; /* mute DAC */ hal2_i_write32(hal2, H2I_DAC_C2, H2I_C2_L_ATT_M | H2I_C2_R_ATT_M | H2I_C2_MUTE); /* mute ADC */ hal2_i_write32(hal2, H2I_ADC_C2, 0); err = snd_ctl_add(hal2->card, snd_ctl_new1(&hal2_ctrl_headphone, hal2)); if (err < 0) return err; err = snd_ctl_add(hal2->card, snd_ctl_new1(&hal2_ctrl_mic, hal2)); if (err < 0) return err; return 0; } static irqreturn_t hal2_interrupt(int irq, void *dev_id) { struct snd_hal2 *hal2 = dev_id; irqreturn_t ret = IRQ_NONE; /* decide what caused this interrupt */ if (hal2->dac.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) { snd_pcm_period_elapsed(hal2->dac.substream); ret = IRQ_HANDLED; } if (hal2->adc.pbus.pbus->pbdma_ctrl & HPC3_PDMACTRL_INT) { snd_pcm_period_elapsed(hal2->adc.substream); ret = IRQ_HANDLED; } return ret; } static int hal2_compute_rate(struct hal2_codec *codec, unsigned int rate) { unsigned short mod; if (44100 % rate < 48000 % rate) { mod = 4 * 44100 / rate; codec->master = 44100; } else { mod = 4 * 48000 / rate; codec->master = 48000; } codec->inc = 4; codec->mod = mod; rate = 4 * codec->master / mod; return rate; } static void hal2_set_dac_rate(struct snd_hal2 *hal2) { unsigned int master = hal2->dac.master; int inc = hal2->dac.inc; int mod = hal2->dac.mod; hal2_i_write16(hal2, H2I_BRES1_C1, (master == 44100) ? 1 : 0); hal2_i_write32(hal2, H2I_BRES1_C2, ((0xffff & (inc - mod - 1)) << 16) | inc); } static void hal2_set_adc_rate(struct snd_hal2 *hal2) { unsigned int master = hal2->adc.master; int inc = hal2->adc.inc; int mod = hal2->adc.mod; hal2_i_write16(hal2, H2I_BRES2_C1, (master == 44100) ? 1 : 0); hal2_i_write32(hal2, H2I_BRES2_C2, ((0xffff & (inc - mod - 1)) << 16) | inc); } static void hal2_setup_dac(struct snd_hal2 *hal2) { unsigned int fifobeg, fifoend, highwater, sample_size; struct hal2_pbus *pbus = &hal2->dac.pbus; /* Now we set up some PBUS information. The PBUS needs information about * what portion of the fifo it will use. If it's receiving or * transmitting, and finally whether the stream is little endian or big * endian. The information is written later, on the start call. */ sample_size = 2 * hal2->dac.voices; /* Fifo should be set to hold exactly four samples. Highwater mark * should be set to two samples. */ highwater = (sample_size * 2) >> 1; /* halfwords */ fifobeg = 0; /* playback is first */ fifoend = (sample_size * 4) >> 3; /* doublewords */ pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_LD | (highwater << 8) | (fifobeg << 16) | (fifoend << 24); /* We disable everything before we do anything at all */ pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD; hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX); /* Setup the HAL2 for playback */ hal2_set_dac_rate(hal2); /* Set endianess */ hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECTX); /* Set DMA bus */ hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr)); /* We are using 1st Bresenham clock generator for playback */ hal2_i_write16(hal2, H2I_DAC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT) | (1 << H2I_C1_CLKID_SHIFT) | (hal2->dac.voices << H2I_C1_DATAT_SHIFT)); } static void hal2_setup_adc(struct snd_hal2 *hal2) { unsigned int fifobeg, fifoend, highwater, sample_size; struct hal2_pbus *pbus = &hal2->adc.pbus; sample_size = 2 * hal2->adc.voices; highwater = (sample_size * 2) >> 1; /* halfwords */ fifobeg = (4 * 4) >> 3; /* record is second */ fifoend = (4 * 4 + sample_size * 4) >> 3; /* doublewords */ pbus->ctrl = HPC3_PDMACTRL_RT | HPC3_PDMACTRL_RCV | HPC3_PDMACTRL_LD | (highwater << 8) | (fifobeg << 16) | (fifoend << 24); pbus->pbus->pbdma_ctrl = HPC3_PDMACTRL_LD; hal2_i_clearbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR); /* Setup the HAL2 for record */ hal2_set_adc_rate(hal2); /* Set endianess */ hal2_i_clearbit16(hal2, H2I_DMA_END, H2I_DMA_END_CODECR); /* Set DMA bus */ hal2_i_setbit16(hal2, H2I_DMA_DRV, (1 << pbus->pbusnr)); /* We are using 2nd Bresenham clock generator for record */ hal2_i_write16(hal2, H2I_ADC_C1, (pbus->pbusnr << H2I_C1_DMA_SHIFT) | (2 << H2I_C1_CLKID_SHIFT) | (hal2->adc.voices << H2I_C1_DATAT_SHIFT)); } static void hal2_start_dac(struct snd_hal2 *hal2) { struct hal2_pbus *pbus = &hal2->dac.pbus; pbus->pbus->pbdma_dptr = hal2->dac.desc_dma; pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT; /* enable DAC */ hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECTX); } static void hal2_start_adc(struct snd_hal2 *hal2) { struct hal2_pbus *pbus = &hal2->adc.pbus; pbus->pbus->pbdma_dptr = hal2->adc.desc_dma; pbus->pbus->pbdma_ctrl = pbus->ctrl | HPC3_PDMACTRL_ACT; /* enable ADC */ hal2_i_setbit16(hal2, H2I_DMA_PORT_EN, H2I_DMA_PORT_EN_CODECR); } static inline void hal2_stop_dac(struct snd_hal2 *hal2) { hal2->dac.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD; /* The HAL2 itself may remain enabled safely */ } static inline void hal2_stop_adc(struct snd_hal2 *hal2) { hal2->adc.pbus.pbus->pbdma_ctrl = HPC3_PDMACTRL_LD; } static int hal2_alloc_dmabuf(struct snd_hal2 *hal2, struct hal2_codec *codec, enum dma_data_direction buffer_dir) { struct device *dev = hal2->card->dev; struct hal2_desc *desc; dma_addr_t desc_dma, buffer_dma; int count = H2_BUF_SIZE / H2_BLOCK_SIZE; int i; codec->buffer = dma_alloc_noncoherent(dev, H2_BUF_SIZE, &buffer_dma, buffer_dir, GFP_KERNEL); if (!codec->buffer) return -ENOMEM; desc = dma_alloc_noncoherent(dev, count * sizeof(struct hal2_desc), &desc_dma, DMA_BIDIRECTIONAL, GFP_KERNEL); if (!desc) { dma_free_noncoherent(dev, H2_BUF_SIZE, codec->buffer, buffer_dma, buffer_dir); return -ENOMEM; } codec->buffer_dma = buffer_dma; codec->desc_dma = desc_dma; codec->desc = desc; for (i = 0; i < count; i++) { desc->desc.pbuf = buffer_dma + i * H2_BLOCK_SIZE; desc->desc.cntinfo = HPCDMA_XIE | H2_BLOCK_SIZE; desc->desc.pnext = (i == count - 1) ? desc_dma : desc_dma + (i + 1) * sizeof(struct hal2_desc); desc++; } dma_sync_single_for_device(dev, codec->desc_dma, count * sizeof(struct hal2_desc), DMA_BIDIRECTIONAL); codec->desc_count = count; return 0; } static void hal2_free_dmabuf(struct snd_hal2 *hal2, struct hal2_codec *codec, enum dma_data_direction buffer_dir) { struct device *dev = hal2->card->dev; dma_free_noncoherent(dev, codec->desc_count * sizeof(struct hal2_desc), codec->desc, codec->desc_dma, DMA_BIDIRECTIONAL); dma_free_noncoherent(dev, H2_BUF_SIZE, codec->buffer, codec->buffer_dma, buffer_dir); } static const struct snd_pcm_hardware hal2_pcm_hw = { .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_SYNC_APPLPTR), .formats = SNDRV_PCM_FMTBIT_S16_BE, .rates = SNDRV_PCM_RATE_8000_48000, .rate_min = 8000, .rate_max = 48000, .channels_min = 2, .channels_max = 2, .buffer_bytes_max = 65536, .period_bytes_min = 1024, .period_bytes_max = 65536, .periods_min = 2, .periods_max = 1024, }; static int hal2_playback_open(struct snd_pcm_substream *substream) { struct snd_pcm_runtime *runtime = substream->runtime; struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); runtime->hw = hal2_pcm_hw; return hal2_alloc_dmabuf(hal2, &hal2->dac, DMA_TO_DEVICE); } static int hal2_playback_close(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); hal2_free_dmabuf(hal2, &hal2->dac, DMA_TO_DEVICE); return 0; } static int hal2_playback_prepare(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct snd_pcm_runtime *runtime = substream->runtime; struct hal2_codec *dac = &hal2->dac; dac->voices = runtime->channels; dac->sample_rate = hal2_compute_rate(dac, runtime->rate); memset(&dac->pcm_indirect, 0, sizeof(dac->pcm_indirect)); dac->pcm_indirect.hw_buffer_size = H2_BUF_SIZE; dac->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2; dac->pcm_indirect.hw_io = dac->buffer_dma; dac->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream); dac->substream = substream; hal2_setup_dac(hal2); return 0; } static int hal2_playback_trigger(struct snd_pcm_substream *substream, int cmd) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); switch (cmd) { case SNDRV_PCM_TRIGGER_START: hal2_start_dac(hal2); break; case SNDRV_PCM_TRIGGER_STOP: hal2_stop_dac(hal2); break; default: return -EINVAL; } return 0; } static snd_pcm_uframes_t hal2_playback_pointer(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct hal2_codec *dac = &hal2->dac; return snd_pcm_indirect_playback_pointer(substream, &dac->pcm_indirect, dac->pbus.pbus->pbdma_bptr); } static void hal2_playback_transfer(struct snd_pcm_substream *substream, struct snd_pcm_indirect *rec, size_t bytes) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); unsigned char *buf = hal2->dac.buffer + rec->hw_data; memcpy(buf, substream->runtime->dma_area + rec->sw_data, bytes); dma_sync_single_for_device(hal2->card->dev, hal2->dac.buffer_dma + rec->hw_data, bytes, DMA_TO_DEVICE); } static int hal2_playback_ack(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct hal2_codec *dac = &hal2->dac; return snd_pcm_indirect_playback_transfer(substream, &dac->pcm_indirect, hal2_playback_transfer); } static int hal2_capture_open(struct snd_pcm_substream *substream) { struct snd_pcm_runtime *runtime = substream->runtime; struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); runtime->hw = hal2_pcm_hw; return hal2_alloc_dmabuf(hal2, &hal2->adc, DMA_FROM_DEVICE); } static int hal2_capture_close(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); hal2_free_dmabuf(hal2, &hal2->adc, DMA_FROM_DEVICE); return 0; } static int hal2_capture_prepare(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct snd_pcm_runtime *runtime = substream->runtime; struct hal2_codec *adc = &hal2->adc; adc->voices = runtime->channels; adc->sample_rate = hal2_compute_rate(adc, runtime->rate); memset(&adc->pcm_indirect, 0, sizeof(adc->pcm_indirect)); adc->pcm_indirect.hw_buffer_size = H2_BUF_SIZE; adc->pcm_indirect.hw_queue_size = H2_BUF_SIZE / 2; adc->pcm_indirect.hw_io = adc->buffer_dma; adc->pcm_indirect.sw_buffer_size = snd_pcm_lib_buffer_bytes(substream); adc->substream = substream; hal2_setup_adc(hal2); return 0; } static int hal2_capture_trigger(struct snd_pcm_substream *substream, int cmd) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); switch (cmd) { case SNDRV_PCM_TRIGGER_START: hal2_start_adc(hal2); break; case SNDRV_PCM_TRIGGER_STOP: hal2_stop_adc(hal2); break; default: return -EINVAL; } return 0; } static snd_pcm_uframes_t hal2_capture_pointer(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct hal2_codec *adc = &hal2->adc; return snd_pcm_indirect_capture_pointer(substream, &adc->pcm_indirect, adc->pbus.pbus->pbdma_bptr); } static void hal2_capture_transfer(struct snd_pcm_substream *substream, struct snd_pcm_indirect *rec, size_t bytes) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); unsigned char *buf = hal2->adc.buffer + rec->hw_data; dma_sync_single_for_cpu(hal2->card->dev, hal2->adc.buffer_dma + rec->hw_data, bytes, DMA_FROM_DEVICE); memcpy(substream->runtime->dma_area + rec->sw_data, buf, bytes); } static int hal2_capture_ack(struct snd_pcm_substream *substream) { struct snd_hal2 *hal2 = snd_pcm_substream_chip(substream); struct hal2_codec *adc = &hal2->adc; return snd_pcm_indirect_capture_transfer(substream, &adc->pcm_indirect, hal2_capture_transfer); } static const struct snd_pcm_ops hal2_playback_ops = { .open = hal2_playback_open, .close = hal2_playback_close, .prepare = hal2_playback_prepare, .trigger = hal2_playback_trigger, .pointer = hal2_playback_pointer, .ack = hal2_playback_ack, }; static const struct snd_pcm_ops hal2_capture_ops = { .open = hal2_capture_open, .close = hal2_capture_close, .prepare = hal2_capture_prepare, .trigger = hal2_capture_trigger, .pointer = hal2_capture_pointer, .ack = hal2_capture_ack, }; static int hal2_pcm_create(struct snd_hal2 *hal2) { struct snd_pcm *pcm; int err; /* create first pcm device with one outputs and one input */ err = snd_pcm_new(hal2->card, "SGI HAL2 Audio", 0, 1, 1, &pcm); if (err < 0) return err; pcm->private_data = hal2; strcpy(pcm->name, "SGI HAL2"); /* set operators */ snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &hal2_playback_ops); snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &hal2_capture_ops); snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_CONTINUOUS, NULL, 0, 1024 * 1024); return 0; } static int hal2_dev_free(struct snd_device *device) { struct snd_hal2 *hal2 = device->device_data; free_irq(SGI_HPCDMA_IRQ, hal2); kfree(hal2); return 0; } static const struct snd_device_ops hal2_ops = { .dev_free = hal2_dev_free, }; static void hal2_init_codec(struct hal2_codec *codec, struct hpc3_regs *hpc3, int index) { codec->pbus.pbusnr = index; codec->pbus.pbus = &hpc3->pbdma[index]; } static int hal2_detect(struct snd_hal2 *hal2) { unsigned short board, major, minor; unsigned short rev; /* reset HAL2 */ hal2_write(0, &hal2->ctl_regs->isr); /* release reset */ hal2_write(H2_ISR_GLOBAL_RESET_N | H2_ISR_CODEC_RESET_N, &hal2->ctl_regs->isr); hal2_i_write16(hal2, H2I_RELAY_C, H2I_RELAY_C_STATE); rev = hal2_read(&hal2->ctl_regs->rev); if (rev & H2_REV_AUDIO_PRESENT) return -ENODEV; board = (rev & H2_REV_BOARD_M) >> 12; major = (rev & H2_REV_MAJOR_CHIP_M) >> 4; minor = (rev & H2_REV_MINOR_CHIP_M); printk(KERN_INFO "SGI HAL2 revision %i.%i.%i\n", board, major, minor); return 0; } static int hal2_create(struct snd_card *card, struct snd_hal2 **rchip) { struct snd_hal2 *hal2; struct hpc3_regs *hpc3 = hpc3c0; int err; hal2 = kzalloc(sizeof(*hal2), GFP_KERNEL); if (!hal2) return -ENOMEM; hal2->card = card; if (request_irq(SGI_HPCDMA_IRQ, hal2_interrupt, IRQF_SHARED, "SGI HAL2", hal2)) { printk(KERN_ERR "HAL2: Can't get irq %d\n", SGI_HPCDMA_IRQ); kfree(hal2); return -EAGAIN; } hal2->ctl_regs = (struct hal2_ctl_regs *)hpc3->pbus_extregs[0]; hal2->aes_regs = (struct hal2_aes_regs *)hpc3->pbus_extregs[1]; hal2->vol_regs = (struct hal2_vol_regs *)hpc3->pbus_extregs[2]; hal2->syn_regs = (struct hal2_syn_regs *)hpc3->pbus_extregs[3]; if (hal2_detect(hal2) < 0) { kfree(hal2); return -ENODEV; } hal2_init_codec(&hal2->dac, hpc3, 0); hal2_init_codec(&hal2->adc, hpc3, 1); /* * All DMA channel interfaces in HAL2 are designed to operate with * PBUS programmed for 2 cycles in D3, 2 cycles in D4 and 2 cycles * in D5. HAL2 is a 16-bit device which can accept both big and little * endian format. It assumes that even address bytes are on high * portion of PBUS (15:8) and assumes that HPC3 is programmed to * accept a live (unsynchronized) version of P_DREQ_N from HAL2. */ #define HAL2_PBUS_DMACFG ((0 << HPC3_DMACFG_D3R_SHIFT) | \ (2 << HPC3_DMACFG_D4R_SHIFT) | \ (2 << HPC3_DMACFG_D5R_SHIFT) | \ (0 << HPC3_DMACFG_D3W_SHIFT) | \ (2 << HPC3_DMACFG_D4W_SHIFT) | \ (2 << HPC3_DMACFG_D5W_SHIFT) | \ HPC3_DMACFG_DS16 | \ HPC3_DMACFG_EVENHI | \ HPC3_DMACFG_RTIME | \ (8 << HPC3_DMACFG_BURST_SHIFT) | \ HPC3_DMACFG_DRQLIVE) /* * Ignore what's mentioned in the specification and write value which * works in The Real World (TM) */ hpc3->pbus_dmacfg[hal2->dac.pbus.pbusnr][0] = 0x8208844; hpc3->pbus_dmacfg[hal2->adc.pbus.pbusnr][0] = 0x8208844; err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, hal2, &hal2_ops); if (err < 0) { free_irq(SGI_HPCDMA_IRQ, hal2); kfree(hal2); return err; } *rchip = hal2; return 0; } static int hal2_probe(struct platform_device *pdev) { struct snd_card *card; struct snd_hal2 *chip; int err; err = snd_card_new(&pdev->dev, index, id, THIS_MODULE, 0, &card); if (err < 0) return err; err = hal2_create(card, &chip); if (err < 0) { snd_card_free(card); return err; } err = hal2_pcm_create(chip); if (err < 0) { snd_card_free(card); return err; } err = hal2_mixer_create(chip); if (err < 0) { snd_card_free(card); return err; } strcpy(card->driver, "SGI HAL2 Audio"); strcpy(card->shortname, "SGI HAL2 Audio"); sprintf(card->longname, "%s irq %i", card->shortname, SGI_HPCDMA_IRQ); err = snd_card_register(card); if (err < 0) { snd_card_free(card); return err; } platform_set_drvdata(pdev, card); return 0; } static void hal2_remove(struct platform_device *pdev) { struct snd_card *card = platform_get_drvdata(pdev); snd_card_free(card); } static struct platform_driver hal2_driver = { .probe = hal2_probe, .remove_new = hal2_remove, .driver = { .name = "sgihal2", } }; module_platform_driver(hal2_driver);
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with Cregit http://github.com/cregit/cregit
Version 2.0-RC1