Contributors: 20
Author Tokens Token Proportion Commits Commit Proportion
Hans Rosenfeld 78 28.57% 5 15.15%
Andreas Herrmann 40 14.65% 4 12.12%
Andi Kleen 25 9.16% 2 6.06%
Borislav Petkov 23 8.42% 2 6.06%
Jan Beulich 21 7.69% 1 3.03%
Aravind Gopalakrishnan 19 6.96% 2 6.06%
Björn Helgaas 16 5.86% 2 6.06%
Arnd Bergmann 12 4.40% 1 3.03%
Robert Richter 9 3.30% 1 3.03%
David Rientjes 6 2.20% 1 3.03%
Thomas Gleixner 5 1.83% 2 6.06%
Yazen Ghannam 4 1.47% 1 3.03%
Jaswinder Singh Rajput 3 1.10% 1 3.03%
Linus Torvalds (pre-git) 3 1.10% 2 6.06%
Dan Carpenter 2 0.73% 1 3.03%
Pu Wen 2 0.73% 1 3.03%
Elena Reshetova 2 0.73% 1 3.03%
Ingo Molnar 1 0.37% 1 3.03%
Tejun Heo 1 0.37% 1 3.03%
Greg Kroah-Hartman 1 0.37% 1 3.03%
Total 273 33


/* SPDX-License-Identifier: GPL-2.0 */
#ifndef _ASM_X86_AMD_NB_H
#define _ASM_X86_AMD_NB_H

#include <linux/ioport.h>
#include <linux/pci.h>
#include <asm/amd/node.h>

struct amd_nb_bus_dev_range {
	u8 bus;
	u8 dev_base;
	u8 dev_limit;
};

extern const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[];

extern bool early_is_amd_nb(u32 value);
extern struct resource *amd_get_mmconfig_range(struct resource *res);
extern void amd_flush_garts(void);
extern int amd_numa_init(void);
extern int amd_get_subcaches(int);
extern int amd_set_subcaches(int, unsigned long);

struct amd_l3_cache {
	unsigned indices;
	u8	 subcaches[4];
};

struct amd_northbridge {
	struct pci_dev *misc;
	struct pci_dev *link;
	struct amd_l3_cache l3_cache;
};

struct amd_northbridge_info {
	u16 num;
	u64 flags;
	struct amd_northbridge *nb;
};

#define AMD_NB_GART			BIT(0)
#define AMD_NB_L3_INDEX_DISABLE		BIT(1)
#define AMD_NB_L3_PARTITIONING		BIT(2)

#ifdef CONFIG_AMD_NB

u16 amd_nb_num(void);
bool amd_nb_has_feature(unsigned int feature);
struct amd_northbridge *node_to_amd_nb(int node);

static inline bool amd_gart_present(void)
{
	if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
		return false;

	/* GART present only on Fam15h, up to model 0fh */
	if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
	    (boot_cpu_data.x86 == 0x15 && boot_cpu_data.x86_model < 0x10))
		return true;

	return false;
}

#else

#define amd_nb_num(x)		0
#define amd_nb_has_feature(x)	false
static inline struct amd_northbridge *node_to_amd_nb(int node)
{
	return NULL;
}
#define amd_gart_present(x)	false

#endif


#endif /* _ASM_X86_AMD_NB_H */