Author | Tokens | Token Proportion | Commits | Commit Proportion |
---|---|---|---|---|
Rob Clark | 32824 | 99.91% | 11 | 73.33% |
Sharat Masetty | 14 | 0.04% | 1 | 6.67% |
Akhil P Oommen | 8 | 0.02% | 1 | 6.67% |
Jonathan Marek | 6 | 0.02% | 1 | 6.67% |
Jordan Crouse | 2 | 0.01% | 1 | 6.67% |
Total | 32854 | 15 |
#ifndef A6XX_XML #define A6XX_XML /* Autogenerated file, DO NOT EDIT manually! This file was generated by the rules-ng-ng headergen tool in this git repository: http://github.com/freedreno/envytools/ git clone https://github.com/freedreno/envytools.git The rules-ng-ng source files this header was generated from are: - /home/robclark/tmp/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2021-01-30 18:25:22) - /home/robclark/tmp/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2020-12-31 19:26:32) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a2xx.xml ( 90810 bytes, from 2021-06-21 15:24:24) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 14609 bytes, from 2021-11-24 23:05:10) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 69086 bytes, from 2022-03-03 16:41:33) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2021-11-24 23:05:10) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113358 bytes, from 2022-01-31 23:06:21) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149512 bytes, from 2022-01-31 23:06:21) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx.xml ( 184954 bytes, from 2022-03-03 16:41:33) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11331 bytes, from 2021-07-22 15:21:56) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2021-01-30 18:25:22) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 6038 bytes, from 2021-07-22 15:21:56) - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2924 bytes, from 2021-07-22 15:21:56) Copyright (C) 2013-2022 by the following authors: - Rob Clark <robdclark@gmail.com> (robclark) - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin) Permission is hereby granted, free of charge, to any person obtaining a copy of this software and associated documentation files (the "Software"), to deal in the Software without restriction, including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, subject to the following conditions: The above copyright notice and this permission notice (including the next paragraph) shall be included in all copies or substantial portions of the Software. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ enum a6xx_tile_mode { TILE6_LINEAR = 0, TILE6_2 = 2, TILE6_3 = 3, }; enum a6xx_format { FMT6_A8_UNORM = 2, FMT6_8_UNORM = 3, FMT6_8_SNORM = 4, FMT6_8_UINT = 5, FMT6_8_SINT = 6, FMT6_4_4_4_4_UNORM = 8, FMT6_5_5_5_1_UNORM = 10, FMT6_1_5_5_5_UNORM = 12, FMT6_5_6_5_UNORM = 14, FMT6_8_8_UNORM = 15, FMT6_8_8_SNORM = 16, FMT6_8_8_UINT = 17, FMT6_8_8_SINT = 18, FMT6_L8_A8_UNORM = 19, FMT6_16_UNORM = 21, FMT6_16_SNORM = 22, FMT6_16_FLOAT = 23, FMT6_16_UINT = 24, FMT6_16_SINT = 25, FMT6_8_8_8_UNORM = 33, FMT6_8_8_8_SNORM = 34, FMT6_8_8_8_UINT = 35, FMT6_8_8_8_SINT = 36, FMT6_8_8_8_8_UNORM = 48, FMT6_8_8_8_X8_UNORM = 49, FMT6_8_8_8_8_SNORM = 50, FMT6_8_8_8_8_UINT = 51, FMT6_8_8_8_8_SINT = 52, FMT6_9_9_9_E5_FLOAT = 53, FMT6_10_10_10_2_UNORM = 54, FMT6_10_10_10_2_UNORM_DEST = 55, FMT6_10_10_10_2_SNORM = 57, FMT6_10_10_10_2_UINT = 58, FMT6_10_10_10_2_SINT = 59, FMT6_11_11_10_FLOAT = 66, FMT6_16_16_UNORM = 67, FMT6_16_16_SNORM = 68, FMT6_16_16_FLOAT = 69, FMT6_16_16_UINT = 70, FMT6_16_16_SINT = 71, FMT6_32_UNORM = 72, FMT6_32_SNORM = 73, FMT6_32_FLOAT = 74, FMT6_32_UINT = 75, FMT6_32_SINT = 76, FMT6_32_FIXED = 77, FMT6_16_16_16_UNORM = 88, FMT6_16_16_16_SNORM = 89, FMT6_16_16_16_FLOAT = 90, FMT6_16_16_16_UINT = 91, FMT6_16_16_16_SINT = 92, FMT6_16_16_16_16_UNORM = 96, FMT6_16_16_16_16_SNORM = 97, FMT6_16_16_16_16_FLOAT = 98, FMT6_16_16_16_16_UINT = 99, FMT6_16_16_16_16_SINT = 100, FMT6_32_32_UNORM = 101, FMT6_32_32_SNORM = 102, FMT6_32_32_FLOAT = 103, FMT6_32_32_UINT = 104, FMT6_32_32_SINT = 105, FMT6_32_32_FIXED = 106, FMT6_32_32_32_UNORM = 112, FMT6_32_32_32_SNORM = 113, FMT6_32_32_32_UINT = 114, FMT6_32_32_32_SINT = 115, FMT6_32_32_32_FLOAT = 116, FMT6_32_32_32_FIXED = 117, FMT6_32_32_32_32_UNORM = 128, FMT6_32_32_32_32_SNORM = 129, FMT6_32_32_32_32_FLOAT = 130, FMT6_32_32_32_32_UINT = 131, FMT6_32_32_32_32_SINT = 132, FMT6_32_32_32_32_FIXED = 133, FMT6_G8R8B8R8_422_UNORM = 140, FMT6_R8G8R8B8_422_UNORM = 141, FMT6_R8_G8B8_2PLANE_420_UNORM = 142, FMT6_NV21 = 143, FMT6_R8_G8_B8_3PLANE_420_UNORM = 144, FMT6_Z24_UNORM_S8_UINT_AS_R8G8B8A8 = 145, FMT6_NV12_Y = 148, FMT6_NV12_UV = 149, FMT6_NV12_VU = 150, FMT6_NV12_4R = 151, FMT6_NV12_4R_Y = 152, FMT6_NV12_4R_UV = 153, FMT6_P010 = 154, FMT6_P010_Y = 155, FMT6_P010_UV = 156, FMT6_TP10 = 157, FMT6_TP10_Y = 158, FMT6_TP10_UV = 159, FMT6_Z24_UNORM_S8_UINT = 160, FMT6_ETC2_RG11_UNORM = 171, FMT6_ETC2_RG11_SNORM = 172, FMT6_ETC2_R11_UNORM = 173, FMT6_ETC2_R11_SNORM = 174, FMT6_ETC1 = 175, FMT6_ETC2_RGB8 = 176, FMT6_ETC2_RGBA8 = 177, FMT6_ETC2_RGB8A1 = 178, FMT6_DXT1 = 179, FMT6_DXT3 = 180, FMT6_DXT5 = 181, FMT6_RGTC1_UNORM = 183, FMT6_RGTC1_SNORM = 184, FMT6_RGTC2_UNORM = 187, FMT6_RGTC2_SNORM = 188, FMT6_BPTC_UFLOAT = 190, FMT6_BPTC_FLOAT = 191, FMT6_BPTC = 192, FMT6_ASTC_4x4 = 193, FMT6_ASTC_5x4 = 194, FMT6_ASTC_5x5 = 195, FMT6_ASTC_6x5 = 196, FMT6_ASTC_6x6 = 197, FMT6_ASTC_8x5 = 198, FMT6_ASTC_8x6 = 199, FMT6_ASTC_8x8 = 200, FMT6_ASTC_10x5 = 201, FMT6_ASTC_10x6 = 202, FMT6_ASTC_10x8 = 203, FMT6_ASTC_10x10 = 204, FMT6_ASTC_12x10 = 205, FMT6_ASTC_12x12 = 206, FMT6_Z24_UINT_S8_UINT = 234, FMT6_NONE = 255, }; enum a6xx_polygon_mode { POLYMODE6_POINTS = 1, POLYMODE6_LINES = 2, POLYMODE6_TRIANGLES = 3, }; enum a6xx_depth_format { DEPTH6_NONE = 0, DEPTH6_16 = 1, DEPTH6_24_8 = 2, DEPTH6_32 = 4, }; enum a6xx_shader_id { A6XX_TP0_TMO_DATA = 9, A6XX_TP0_SMO_DATA = 10, A6XX_TP0_MIPMAP_BASE_DATA = 11, A6XX_TP1_TMO_DATA = 25, A6XX_TP1_SMO_DATA = 26, A6XX_TP1_MIPMAP_BASE_DATA = 27, A6XX_SP_INST_DATA = 41, A6XX_SP_LB_0_DATA = 42, A6XX_SP_LB_1_DATA = 43, A6XX_SP_LB_2_DATA = 44, A6XX_SP_LB_3_DATA = 45, A6XX_SP_LB_4_DATA = 46, A6XX_SP_LB_5_DATA = 47, A6XX_SP_CB_BINDLESS_DATA = 48, A6XX_SP_CB_LEGACY_DATA = 49, A6XX_SP_UAV_DATA = 50, A6XX_SP_INST_TAG = 51, A6XX_SP_CB_BINDLESS_TAG = 52, A6XX_SP_TMO_UMO_TAG = 53, A6XX_SP_SMO_TAG = 54, A6XX_SP_STATE_DATA = 55, A6XX_HLSQ_CHUNK_CVS_RAM = 73, A6XX_HLSQ_CHUNK_CPS_RAM = 74, A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75, A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76, A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77, A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78, A6XX_HLSQ_CVS_MISC_RAM = 80, A6XX_HLSQ_CPS_MISC_RAM = 81, A6XX_HLSQ_INST_RAM = 82, A6XX_HLSQ_GFX_CVS_CONST_RAM = 83, A6XX_HLSQ_GFX_CPS_CONST_RAM = 84, A6XX_HLSQ_CVS_MISC_RAM_TAG = 85, A6XX_HLSQ_CPS_MISC_RAM_TAG = 86, A6XX_HLSQ_INST_RAM_TAG = 87, A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88, A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89, A6XX_HLSQ_PWR_REST_RAM = 90, A6XX_HLSQ_PWR_REST_TAG = 91, A6XX_HLSQ_DATAPATH_META = 96, A6XX_HLSQ_FRONTEND_META = 97, A6XX_HLSQ_INDIRECT_META = 98, A6XX_HLSQ_BACKEND_META = 99, }; enum a6xx_debugbus_id { A6XX_DBGBUS_CP = 1, A6XX_DBGBUS_RBBM = 2, A6XX_DBGBUS_VBIF = 3, A6XX_DBGBUS_HLSQ = 4, A6XX_DBGBUS_UCHE = 5, A6XX_DBGBUS_DPM = 6, A6XX_DBGBUS_TESS = 7, A6XX_DBGBUS_PC = 8, A6XX_DBGBUS_VFDP = 9, A6XX_DBGBUS_VPC = 10, A6XX_DBGBUS_TSE = 11, A6XX_DBGBUS_RAS = 12, A6XX_DBGBUS_VSC = 13, A6XX_DBGBUS_COM = 14, A6XX_DBGBUS_LRZ = 16, A6XX_DBGBUS_A2D = 17, A6XX_DBGBUS_CCUFCHE = 18, A6XX_DBGBUS_GMU_CX = 19, A6XX_DBGBUS_RBP = 20, A6XX_DBGBUS_DCS = 21, A6XX_DBGBUS_DBGC = 22, A6XX_DBGBUS_CX = 23, A6XX_DBGBUS_GMU_GX = 24, A6XX_DBGBUS_TPFCHE = 25, A6XX_DBGBUS_GBIF_GX = 26, A6XX_DBGBUS_GPC = 29, A6XX_DBGBUS_LARC = 30, A6XX_DBGBUS_HLSQ_SPTP = 31, A6XX_DBGBUS_RB_0 = 32, A6XX_DBGBUS_RB_1 = 33, A6XX_DBGBUS_UCHE_WRAPPER = 36, A6XX_DBGBUS_CCU_0 = 40, A6XX_DBGBUS_CCU_1 = 41, A6XX_DBGBUS_VFD_0 = 56, A6XX_DBGBUS_VFD_1 = 57, A6XX_DBGBUS_VFD_2 = 58, A6XX_DBGBUS_VFD_3 = 59, A6XX_DBGBUS_SP_0 = 64, A6XX_DBGBUS_SP_1 = 65, A6XX_DBGBUS_TPL1_0 = 72, A6XX_DBGBUS_TPL1_1 = 73, A6XX_DBGBUS_TPL1_2 = 74, A6XX_DBGBUS_TPL1_3 = 75, }; enum a6xx_cp_perfcounter_select { PERF_CP_ALWAYS_COUNT = 0, PERF_CP_BUSY_GFX_CORE_IDLE = 1, PERF_CP_BUSY_CYCLES = 2, PERF_CP_NUM_PREEMPTIONS = 3, PERF_CP_PREEMPTION_REACTION_DELAY = 4, PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5, PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6, PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7, PERF_CP_PREDICATED_DRAWS_KILLED = 8, PERF_CP_MODE_SWITCH = 9, PERF_CP_ZPASS_DONE = 10, PERF_CP_CONTEXT_DONE = 11, PERF_CP_CACHE_FLUSH = 12, PERF_CP_LONG_PREEMPTIONS = 13, PERF_CP_SQE_I_CACHE_STARVE = 14, PERF_CP_SQE_IDLE = 15, PERF_CP_SQE_PM4_STARVE_RB_IB = 16, PERF_CP_SQE_PM4_STARVE_SDS = 17, PERF_CP_SQE_MRB_STARVE = 18, PERF_CP_SQE_RRB_STARVE = 19, PERF_CP_SQE_VSD_STARVE = 20, PERF_CP_VSD_DECODE_STARVE = 21, PERF_CP_SQE_PIPE_OUT_STALL = 22, PERF_CP_SQE_SYNC_STALL = 23, PERF_CP_SQE_PM4_WFI_STALL = 24, PERF_CP_SQE_SYS_WFI_STALL = 25, PERF_CP_SQE_T4_EXEC = 26, PERF_CP_SQE_LOAD_STATE_EXEC = 27, PERF_CP_SQE_SAVE_SDS_STATE = 28, PERF_CP_SQE_DRAW_EXEC = 29, PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30, PERF_CP_SQE_EXEC_PROFILED = 31, PERF_CP_MEMORY_POOL_EMPTY = 32, PERF_CP_MEMORY_POOL_SYNC_STALL = 33, PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34, PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35, PERF_CP_AHB_STALL_SQE_GMU = 36, PERF_CP_AHB_STALL_SQE_WR_OTHER = 37, PERF_CP_AHB_STALL_SQE_RD_OTHER = 38, PERF_CP_CLUSTER0_EMPTY = 39, PERF_CP_CLUSTER1_EMPTY = 40, PERF_CP_CLUSTER2_EMPTY = 41, PERF_CP_CLUSTER3_EMPTY = 42, PERF_CP_CLUSTER4_EMPTY = 43, PERF_CP_CLUSTER5_EMPTY = 44, PERF_CP_PM4_DATA = 45, PERF_CP_PM4_HEADERS = 46, PERF_CP_VBIF_READ_BEATS = 47, PERF_CP_VBIF_WRITE_BEATS = 48, PERF_CP_SQE_INSTR_COUNTER = 49, }; enum a6xx_rbbm_perfcounter_select { PERF_RBBM_ALWAYS_COUNT = 0, PERF_RBBM_ALWAYS_ON = 1, PERF_RBBM_TSE_BUSY = 2, PERF_RBBM_RAS_BUSY = 3, PERF_RBBM_PC_DCALL_BUSY = 4, PERF_RBBM_PC_VSD_BUSY = 5, PERF_RBBM_STATUS_MASKED = 6, PERF_RBBM_COM_BUSY = 7, PERF_RBBM_DCOM_BUSY = 8, PERF_RBBM_VBIF_BUSY = 9, PERF_RBBM_VSC_BUSY = 10, PERF_RBBM_TESS_BUSY = 11, PERF_RBBM_UCHE_BUSY = 12, PERF_RBBM_HLSQ_BUSY = 13, }; enum a6xx_pc_perfcounter_select { PERF_PC_BUSY_CYCLES = 0, PERF_PC_WORKING_CYCLES = 1, PERF_PC_STALL_CYCLES_VFD = 2, PERF_PC_STALL_CYCLES_TSE = 3, PERF_PC_STALL_CYCLES_VPC = 4, PERF_PC_STALL_CYCLES_UCHE = 5, PERF_PC_STALL_CYCLES_TESS = 6, PERF_PC_STALL_CYCLES_TSE_ONLY = 7, PERF_PC_STALL_CYCLES_VPC_ONLY = 8, PERF_PC_PASS1_TF_STALL_CYCLES = 9, PERF_PC_STARVE_CYCLES_FOR_INDEX = 10, PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11, PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12, PERF_PC_STARVE_CYCLES_FOR_POSITION = 13, PERF_PC_STARVE_CYCLES_DI = 14, PERF_PC_VIS_STREAMS_LOADED = 15, PERF_PC_INSTANCES = 16, PERF_PC_VPC_PRIMITIVES = 17, PERF_PC_DEAD_PRIM = 18, PERF_PC_LIVE_PRIM = 19, PERF_PC_VERTEX_HITS = 20, PERF_PC_IA_VERTICES = 21, PERF_PC_IA_PRIMITIVES = 22, PERF_PC_GS_PRIMITIVES = 23, PERF_PC_HS_INVOCATIONS = 24, PERF_PC_DS_INVOCATIONS = 25, PERF_PC_VS_INVOCATIONS = 26, PERF_PC_GS_INVOCATIONS = 27, PERF_PC_DS_PRIMITIVES = 28, PERF_PC_VPC_POS_DATA_TRANSACTION = 29, PERF_PC_3D_DRAWCALLS = 30, PERF_PC_2D_DRAWCALLS = 31, PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32, PERF_TESS_BUSY_CYCLES = 33, PERF_TESS_WORKING_CYCLES = 34, PERF_TESS_STALL_CYCLES_PC = 35, PERF_TESS_STARVE_CYCLES_PC = 36, PERF_PC_TSE_TRANSACTION = 37, PERF_PC_TSE_VERTEX = 38, PERF_PC_TESS_PC_UV_TRANS = 39, PERF_PC_TESS_PC_UV_PATCHES = 40, PERF_PC_TESS_FACTOR_TRANS = 41, }; enum a6xx_vfd_perfcounter_select { PERF_VFD_BUSY_CYCLES = 0, PERF_VFD_STALL_CYCLES_UCHE = 1, PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2, PERF_VFD_STALL_CYCLES_SP_INFO = 3, PERF_VFD_STALL_CYCLES_SP_ATTR = 4, PERF_VFD_STARVE_CYCLES_UCHE = 5, PERF_VFD_RBUFFER_FULL = 6, PERF_VFD_ATTR_INFO_FIFO_FULL = 7, PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8, PERF_VFD_NUM_ATTRIBUTES = 9, PERF_VFD_UPPER_SHADER_FIBERS = 10, PERF_VFD_LOWER_SHADER_FIBERS = 11, PERF_VFD_MODE_0_FIBERS = 12, PERF_VFD_MODE_1_FIBERS = 13, PERF_VFD_MODE_2_FIBERS = 14, PERF_VFD_MODE_3_FIBERS = 15, PERF_VFD_MODE_4_FIBERS = 16, PERF_VFD_TOTAL_VERTICES = 17, PERF_VFDP_STALL_CYCLES_VFD = 18, PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19, PERF_VFDP_STALL_CYCLES_VFD_PROG = 20, PERF_VFDP_STARVE_CYCLES_PC = 21, PERF_VFDP_VS_STAGE_WAVES = 22, }; enum a6xx_hlsq_perfcounter_select { PERF_HLSQ_BUSY_CYCLES = 0, PERF_HLSQ_STALL_CYCLES_UCHE = 1, PERF_HLSQ_STALL_CYCLES_SP_STATE = 2, PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3, PERF_HLSQ_UCHE_LATENCY_CYCLES = 4, PERF_HLSQ_UCHE_LATENCY_COUNT = 5, PERF_HLSQ_FS_STAGE_1X_WAVES = 6, PERF_HLSQ_FS_STAGE_2X_WAVES = 7, PERF_HLSQ_QUADS = 8, PERF_HLSQ_CS_INVOCATIONS = 9, PERF_HLSQ_COMPUTE_DRAWCALLS = 10, PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11, PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12, PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13, PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14, PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15, PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16, PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17, PERF_HLSQ_STALL_CYCLES_VPC = 18, PERF_HLSQ_PIXELS = 19, PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20, }; enum a6xx_vpc_perfcounter_select { PERF_VPC_BUSY_CYCLES = 0, PERF_VPC_WORKING_CYCLES = 1, PERF_VPC_STALL_CYCLES_UCHE = 2, PERF_VPC_STALL_CYCLES_VFD_WACK = 3, PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4, PERF_VPC_STALL_CYCLES_PC = 5, PERF_VPC_STALL_CYCLES_SP_LM = 6, PERF_VPC_STARVE_CYCLES_SP = 7, PERF_VPC_STARVE_CYCLES_LRZ = 8, PERF_VPC_PC_PRIMITIVES = 9, PERF_VPC_SP_COMPONENTS = 10, PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11, PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12, PERF_VPC_RB_VISIBLE_PRIMITIVES = 13, PERF_VPC_LM_TRANSACTION = 14, PERF_VPC_STREAMOUT_TRANSACTION = 15, PERF_VPC_VS_BUSY_CYCLES = 16, PERF_VPC_PS_BUSY_CYCLES = 17, PERF_VPC_VS_WORKING_CYCLES = 18, PERF_VPC_PS_WORKING_CYCLES = 19, PERF_VPC_STARVE_CYCLES_RB = 20, PERF_VPC_NUM_VPCRAM_READ_POS = 21, PERF_VPC_WIT_FULL_CYCLES = 22, PERF_VPC_VPCRAM_FULL_CYCLES = 23, PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24, PERF_VPC_NUM_VPCRAM_WRITE = 25, PERF_VPC_NUM_VPCRAM_READ_SO = 26, PERF_VPC_NUM_ATTR_REQ_LM = 27, }; enum a6xx_tse_perfcounter_select { PERF_TSE_BUSY_CYCLES = 0, PERF_TSE_CLIPPING_CYCLES = 1, PERF_TSE_STALL_CYCLES_RAS = 2, PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3, PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4, PERF_TSE_STARVE_CYCLES_PC = 5, PERF_TSE_INPUT_PRIM = 6, PERF_TSE_INPUT_NULL_PRIM = 7, PERF_TSE_TRIVAL_REJ_PRIM = 8, PERF_TSE_CLIPPED_PRIM = 9, PERF_TSE_ZERO_AREA_PRIM = 10, PERF_TSE_FACENESS_CULLED_PRIM = 11, PERF_TSE_ZERO_PIXEL_PRIM = 12, PERF_TSE_OUTPUT_NULL_PRIM = 13, PERF_TSE_OUTPUT_VISIBLE_PRIM = 14, PERF_TSE_CINVOCATION = 15, PERF_TSE_CPRIMITIVES = 16, PERF_TSE_2D_INPUT_PRIM = 17, PERF_TSE_2D_ALIVE_CYCLES = 18, PERF_TSE_CLIP_PLANES = 19, }; enum a6xx_ras_perfcounter_select { PERF_RAS_BUSY_CYCLES = 0, PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1, PERF_RAS_STALL_CYCLES_LRZ = 2, PERF_RAS_STARVE_CYCLES_TSE = 3, PERF_RAS_SUPER_TILES = 4, PERF_RAS_8X4_TILES = 5, PERF_RAS_MASKGEN_ACTIVE = 6, PERF_RAS_FULLY_COVERED_SUPER_TILES = 7, PERF_RAS_FULLY_COVERED_8X4_TILES = 8, PERF_RAS_PRIM_KILLED_INVISILBE = 9, PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10, PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11, PERF_RAS_BLOCKS = 12, }; enum a6xx_uche_perfcounter_select { PERF_UCHE_BUSY_CYCLES = 0, PERF_UCHE_STALL_CYCLES_ARBITER = 1, PERF_UCHE_VBIF_LATENCY_CYCLES = 2, PERF_UCHE_VBIF_LATENCY_SAMPLES = 3, PERF_UCHE_VBIF_READ_BEATS_TP = 4, PERF_UCHE_VBIF_READ_BEATS_VFD = 5, PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6, PERF_UCHE_VBIF_READ_BEATS_LRZ = 7, PERF_UCHE_VBIF_READ_BEATS_SP = 8, PERF_UCHE_READ_REQUESTS_TP = 9, PERF_UCHE_READ_REQUESTS_VFD = 10, PERF_UCHE_READ_REQUESTS_HLSQ = 11, PERF_UCHE_READ_REQUESTS_LRZ = 12, PERF_UCHE_READ_REQUESTS_SP = 13, PERF_UCHE_WRITE_REQUESTS_LRZ = 14, PERF_UCHE_WRITE_REQUESTS_SP = 15, PERF_UCHE_WRITE_REQUESTS_VPC = 16, PERF_UCHE_WRITE_REQUESTS_VSC = 17, PERF_UCHE_EVICTS = 18, PERF_UCHE_BANK_REQ0 = 19, PERF_UCHE_BANK_REQ1 = 20, PERF_UCHE_BANK_REQ2 = 21, PERF_UCHE_BANK_REQ3 = 22, PERF_UCHE_BANK_REQ4 = 23, PERF_UCHE_BANK_REQ5 = 24, PERF_UCHE_BANK_REQ6 = 25, PERF_UCHE_BANK_REQ7 = 26, PERF_UCHE_VBIF_READ_BEATS_CH0 = 27, PERF_UCHE_VBIF_READ_BEATS_CH1 = 28, PERF_UCHE_GMEM_READ_BEATS = 29, PERF_UCHE_TPH_REF_FULL = 30, PERF_UCHE_TPH_VICTIM_FULL = 31, PERF_UCHE_TPH_EXT_FULL = 32, PERF_UCHE_VBIF_STALL_WRITE_DATA = 33, PERF_UCHE_DCMP_LATENCY_SAMPLES = 34, PERF_UCHE_DCMP_LATENCY_CYCLES = 35, PERF_UCHE_VBIF_READ_BEATS_PC = 36, PERF_UCHE_READ_REQUESTS_PC = 37, PERF_UCHE_RAM_READ_REQ = 38, PERF_UCHE_RAM_WRITE_REQ = 39, }; enum a6xx_tp_perfcounter_select { PERF_TP_BUSY_CYCLES = 0, PERF_TP_STALL_CYCLES_UCHE = 1, PERF_TP_LATENCY_CYCLES = 2, PERF_TP_LATENCY_TRANS = 3, PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4, PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5, PERF_TP_L1_CACHELINE_REQUESTS = 6, PERF_TP_L1_CACHELINE_MISSES = 7, PERF_TP_SP_TP_TRANS = 8, PERF_TP_TP_SP_TRANS = 9, PERF_TP_OUTPUT_PIXELS = 10, PERF_TP_FILTER_WORKLOAD_16BIT = 11, PERF_TP_FILTER_WORKLOAD_32BIT = 12, PERF_TP_QUADS_RECEIVED = 13, PERF_TP_QUADS_OFFSET = 14, PERF_TP_QUADS_SHADOW = 15, PERF_TP_QUADS_ARRAY = 16, PERF_TP_QUADS_GRADIENT = 17, PERF_TP_QUADS_1D = 18, PERF_TP_QUADS_2D = 19, PERF_TP_QUADS_BUFFER = 20, PERF_TP_QUADS_3D = 21, PERF_TP_QUADS_CUBE = 22, PERF_TP_DIVERGENT_QUADS_RECEIVED = 23, PERF_TP_PRT_NON_RESIDENT_EVENTS = 24, PERF_TP_OUTPUT_PIXELS_POINT = 25, PERF_TP_OUTPUT_PIXELS_BILINEAR = 26, PERF_TP_OUTPUT_PIXELS_MIP = 27, PERF_TP_OUTPUT_PIXELS_ANISO = 28, PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29, PERF_TP_FLAG_CACHE_REQUESTS = 30, PERF_TP_FLAG_CACHE_MISSES = 31, PERF_TP_L1_5_L2_REQUESTS = 32, PERF_TP_2D_OUTPUT_PIXELS = 33, PERF_TP_2D_OUTPUT_PIXELS_POINT = 34, PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35, PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36, PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37, PERF_TP_TPA2TPC_TRANS = 38, PERF_TP_L1_MISSES_ASTC_1TILE = 39, PERF_TP_L1_MISSES_ASTC_2TILE = 40, PERF_TP_L1_MISSES_ASTC_4TILE = 41, PERF_TP_L1_5_L2_COMPRESS_REQS = 42, PERF_TP_L1_5_L2_COMPRESS_MISS = 43, PERF_TP_L1_BANK_CONFLICT = 44, PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45, PERF_TP_L1_5_MISS_LATENCY_TRANS = 46, PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47, PERF_TP_FRONTEND_WORKING_CYCLES = 48, PERF_TP_L1_TAG_WORKING_CYCLES = 49, PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50, PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51, PERF_TP_BACKEND_WORKING_CYCLES = 52, PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53, PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54, PERF_TP_STARVE_CYCLES_SP = 55, PERF_TP_STARVE_CYCLES_UCHE = 56, }; enum a6xx_sp_perfcounter_select { PERF_SP_BUSY_CYCLES = 0, PERF_SP_ALU_WORKING_CYCLES = 1, PERF_SP_EFU_WORKING_CYCLES = 2, PERF_SP_STALL_CYCLES_VPC = 3, PERF_SP_STALL_CYCLES_TP = 4, PERF_SP_STALL_CYCLES_UCHE = 5, PERF_SP_STALL_CYCLES_RB = 6, PERF_SP_NON_EXECUTION_CYCLES = 7, PERF_SP_WAVE_CONTEXTS = 8, PERF_SP_WAVE_CONTEXT_CYCLES = 9, PERF_SP_FS_STAGE_WAVE_CYCLES = 10, PERF_SP_FS_STAGE_WAVE_SAMPLES = 11, PERF_SP_VS_STAGE_WAVE_CYCLES = 12, PERF_SP_VS_STAGE_WAVE_SAMPLES = 13, PERF_SP_FS_STAGE_DURATION_CYCLES = 14, PERF_SP_VS_STAGE_DURATION_CYCLES = 15, PERF_SP_WAVE_CTRL_CYCLES = 16, PERF_SP_WAVE_LOAD_CYCLES = 17, PERF_SP_WAVE_EMIT_CYCLES = 18, PERF_SP_WAVE_NOP_CYCLES = 19, PERF_SP_WAVE_WAIT_CYCLES = 20, PERF_SP_WAVE_FETCH_CYCLES = 21, PERF_SP_WAVE_IDLE_CYCLES = 22, PERF_SP_WAVE_END_CYCLES = 23, PERF_SP_WAVE_LONG_SYNC_CYCLES = 24, PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25, PERF_SP_WAVE_JOIN_CYCLES = 26, PERF_SP_LM_LOAD_INSTRUCTIONS = 27, PERF_SP_LM_STORE_INSTRUCTIONS = 28, PERF_SP_LM_ATOMICS = 29, PERF_SP_GM_LOAD_INSTRUCTIONS = 30, PERF_SP_GM_STORE_INSTRUCTIONS = 31, PERF_SP_GM_ATOMICS = 32, PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33, PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34, PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35, PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36, PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37, PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38, PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39, PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40, PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41, PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42, PERF_SP_VS_INSTRUCTIONS = 43, PERF_SP_FS_INSTRUCTIONS = 44, PERF_SP_ADDR_LOCK_COUNT = 45, PERF_SP_UCHE_READ_TRANS = 46, PERF_SP_UCHE_WRITE_TRANS = 47, PERF_SP_EXPORT_VPC_TRANS = 48, PERF_SP_EXPORT_RB_TRANS = 49, PERF_SP_PIXELS_KILLED = 50, PERF_SP_ICL1_REQUESTS = 51, PERF_SP_ICL1_MISSES = 52, PERF_SP_HS_INSTRUCTIONS = 53, PERF_SP_DS_INSTRUCTIONS = 54, PERF_SP_GS_INSTRUCTIONS = 55, PERF_SP_CS_INSTRUCTIONS = 56, PERF_SP_GPR_READ = 57, PERF_SP_GPR_WRITE = 58, PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59, PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60, PERF_SP_LM_BANK_CONFLICTS = 61, PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62, PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63, PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64, PERF_SP_LM_WORKING_CYCLES = 65, PERF_SP_DISPATCHER_WORKING_CYCLES = 66, PERF_SP_SEQUENCER_WORKING_CYCLES = 67, PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68, PERF_SP_STARVE_CYCLES_HLSQ = 69, PERF_SP_NON_EXECUTION_LS_CYCLES = 70, PERF_SP_WORKING_EU = 71, PERF_SP_ANY_EU_WORKING = 72, PERF_SP_WORKING_EU_FS_STAGE = 73, PERF_SP_ANY_EU_WORKING_FS_STAGE = 74, PERF_SP_WORKING_EU_VS_STAGE = 75, PERF_SP_ANY_EU_WORKING_VS_STAGE = 76, PERF_SP_WORKING_EU_CS_STAGE = 77, PERF_SP_ANY_EU_WORKING_CS_STAGE = 78, PERF_SP_GPR_READ_PREFETCH = 79, PERF_SP_GPR_READ_CONFLICT = 80, PERF_SP_GPR_WRITE_CONFLICT = 81, PERF_SP_GM_LOAD_LATENCY_CYCLES = 82, PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83, PERF_SP_EXECUTABLE_WAVES = 84, }; enum a6xx_rb_perfcounter_select { PERF_RB_BUSY_CYCLES = 0, PERF_RB_STALL_CYCLES_HLSQ = 1, PERF_RB_STALL_CYCLES_FIFO0_FULL = 2, PERF_RB_STALL_CYCLES_FIFO1_FULL = 3, PERF_RB_STALL_CYCLES_FIFO2_FULL = 4, PERF_RB_STARVE_CYCLES_SP = 5, PERF_RB_STARVE_CYCLES_LRZ_TILE = 6, PERF_RB_STARVE_CYCLES_CCU = 7, PERF_RB_STARVE_CYCLES_Z_PLANE = 8, PERF_RB_STARVE_CYCLES_BARY_PLANE = 9, PERF_RB_Z_WORKLOAD = 10, PERF_RB_HLSQ_ACTIVE = 11, PERF_RB_Z_READ = 12, PERF_RB_Z_WRITE = 13, PERF_RB_C_READ = 14, PERF_RB_C_WRITE = 15, PERF_RB_TOTAL_PASS = 16, PERF_RB_Z_PASS = 17, PERF_RB_Z_FAIL = 18, PERF_RB_S_FAIL = 19, PERF_RB_BLENDED_FXP_COMPONENTS = 20, PERF_RB_BLENDED_FP16_COMPONENTS = 21, PERF_RB_PS_INVOCATIONS = 22, PERF_RB_2D_ALIVE_CYCLES = 23, PERF_RB_2D_STALL_CYCLES_A2D = 24, PERF_RB_2D_STARVE_CYCLES_SRC = 25, PERF_RB_2D_STARVE_CYCLES_SP = 26, PERF_RB_2D_STARVE_CYCLES_DST = 27, PERF_RB_2D_VALID_PIXELS = 28, PERF_RB_3D_PIXELS = 29, PERF_RB_BLENDER_WORKING_CYCLES = 30, PERF_RB_ZPROC_WORKING_CYCLES = 31, PERF_RB_CPROC_WORKING_CYCLES = 32, PERF_RB_SAMPLER_WORKING_CYCLES = 33, PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34, PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35, PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36, PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37, PERF_RB_STALL_CYCLES_VPC = 38, PERF_RB_2D_INPUT_TRANS = 39, PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40, PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41, PERF_RB_BLENDED_FP32_COMPONENTS = 42, PERF_RB_COLOR_PIX_TILES = 43, PERF_RB_STALL_CYCLES_CCU = 44, PERF_RB_EARLY_Z_ARB3_GRANT = 45, PERF_RB_LATE_Z_ARB3_GRANT = 46, PERF_RB_EARLY_Z_SKIP_GRANT = 47, }; enum a6xx_vsc_perfcounter_select { PERF_VSC_BUSY_CYCLES = 0, PERF_VSC_WORKING_CYCLES = 1, PERF_VSC_STALL_CYCLES_UCHE = 2, PERF_VSC_EOT_NUM = 3, PERF_VSC_INPUT_TILES = 4, }; enum a6xx_ccu_perfcounter_select { PERF_CCU_BUSY_CYCLES = 0, PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1, PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2, PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3, PERF_CCU_DEPTH_BLOCKS = 4, PERF_CCU_COLOR_BLOCKS = 5, PERF_CCU_DEPTH_BLOCK_HIT = 6, PERF_CCU_COLOR_BLOCK_HIT = 7, PERF_CCU_PARTIAL_BLOCK_READ = 8, PERF_CCU_GMEM_READ = 9, PERF_CCU_GMEM_WRITE = 10, PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11, PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12, PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13, PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14, PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15, PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16, PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17, PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18, PERF_CCU_COLOR_READ_FLAG0_COUNT = 19, PERF_CCU_COLOR_READ_FLAG1_COUNT = 20, PERF_CCU_COLOR_READ_FLAG2_COUNT = 21, PERF_CCU_COLOR_READ_FLAG3_COUNT = 22, PERF_CCU_COLOR_READ_FLAG4_COUNT = 23, PERF_CCU_COLOR_READ_FLAG5_COUNT = 24, PERF_CCU_COLOR_READ_FLAG6_COUNT = 25, PERF_CCU_COLOR_READ_FLAG8_COUNT = 26, PERF_CCU_2D_RD_REQ = 27, PERF_CCU_2D_WR_REQ = 28, }; enum a6xx_lrz_perfcounter_select { PERF_LRZ_BUSY_CYCLES = 0, PERF_LRZ_STARVE_CYCLES_RAS = 1, PERF_LRZ_STALL_CYCLES_RB = 2, PERF_LRZ_STALL_CYCLES_VSC = 3, PERF_LRZ_STALL_CYCLES_VPC = 4, PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5, PERF_LRZ_STALL_CYCLES_UCHE = 6, PERF_LRZ_LRZ_READ = 7, PERF_LRZ_LRZ_WRITE = 8, PERF_LRZ_READ_LATENCY = 9, PERF_LRZ_MERGE_CACHE_UPDATING = 10, PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11, PERF_LRZ_PRIM_KILLED_BY_LRZ = 12, PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13, PERF_LRZ_FULL_8X8_TILES = 14, PERF_LRZ_PARTIAL_8X8_TILES = 15, PERF_LRZ_TILE_KILLED = 16, PERF_LRZ_TOTAL_PIXEL = 17, PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18, PERF_LRZ_FULLY_COVERED_TILES = 19, PERF_LRZ_PARTIAL_COVERED_TILES = 20, PERF_LRZ_FEEDBACK_ACCEPT = 21, PERF_LRZ_FEEDBACK_DISCARD = 22, PERF_LRZ_FEEDBACK_STALL = 23, PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24, PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25, PERF_LRZ_STALL_CYCLES_VC = 26, PERF_LRZ_RAS_MASK_TRANS = 27, }; enum a6xx_cmp_perfcounter_select { PERF_CMPDECMP_STALL_CYCLES_ARB = 0, PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1, PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2, PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3, PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4, PERF_CMPDECMP_VBIF_READ_REQUEST = 5, PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6, PERF_CMPDECMP_VBIF_READ_DATA = 7, PERF_CMPDECMP_VBIF_WRITE_DATA = 8, PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9, PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10, PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11, PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12, PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13, PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14, PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15, PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16, PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17, PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18, PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19, PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20, PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21, PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22, PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23, PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24, PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25, PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26, PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27, PERF_CMPDECMP_2D_RD_DATA = 28, PERF_CMPDECMP_2D_WR_DATA = 29, PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30, PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31, PERF_CMPDECMP_2D_OUTPUT_TRANS = 32, PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33, PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34, PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35, PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36, PERF_CMPDECMP_2D_BUSY_CYCLES = 37, PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38, PERF_CMPDECMP_2D_PIXELS = 39, }; enum a6xx_2d_ifmt { R2D_UNORM8 = 16, R2D_INT32 = 7, R2D_INT16 = 6, R2D_INT8 = 5, R2D_FLOAT32 = 4, R2D_FLOAT16 = 3, R2D_UNORM8_SRGB = 1, R2D_RAW = 0, }; enum a6xx_ztest_mode { A6XX_EARLY_Z = 0, A6XX_LATE_Z = 1, A6XX_EARLY_LRZ_LATE_Z = 2, }; enum a6xx_sequenced_thread_dist { DIST_SCREEN_COORD = 0, DIST_ALL_TO_RB0 = 1, }; enum a6xx_single_prim_mode { NO_FLUSH = 0, FLUSH_PER_OVERLAP_AND_OVERWRITE = 1, FLUSH_PER_OVERLAP = 3, }; enum a6xx_raster_mode { TYPE_TILED = 0, TYPE_WRITER = 1, }; enum a6xx_raster_direction { LR_TB = 0, RL_TB = 1, LR_BT = 2, RB_BT = 3, }; enum a6xx_render_mode { RENDERING_PASS = 0, BINNING_PASS = 1, }; enum a6xx_buffers_location { BUFFERS_IN_GMEM = 0, BUFFERS_IN_SYSMEM = 3, }; enum a6xx_fragcoord_sample_mode { FRAGCOORD_CENTER = 0, FRAGCOORD_SAMPLE = 3, }; enum a6xx_rotation { ROTATE_0 = 0, ROTATE_90 = 1, ROTATE_180 = 2, ROTATE_270 = 3, ROTATE_HFLIP = 4, ROTATE_VFLIP = 5, }; enum a6xx_tess_spacing { TESS_EQUAL = 0, TESS_FRACTIONAL_ODD = 2, TESS_FRACTIONAL_EVEN = 3, }; enum a6xx_tess_output { TESS_POINTS = 0, TESS_LINES = 1, TESS_CW_TRIS = 2, TESS_CCW_TRIS = 3, }; enum a6xx_threadsize { THREAD64 = 0, THREAD128 = 1, }; enum a6xx_isam_mode { ISAMMODE_GL = 2, }; enum a6xx_tex_filter { A6XX_TEX_NEAREST = 0, A6XX_TEX_LINEAR = 1, A6XX_TEX_ANISO = 2, A6XX_TEX_CUBIC = 3, }; enum a6xx_tex_clamp { A6XX_TEX_REPEAT = 0, A6XX_TEX_CLAMP_TO_EDGE = 1, A6XX_TEX_MIRROR_REPEAT = 2, A6XX_TEX_CLAMP_TO_BORDER = 3, A6XX_TEX_MIRROR_CLAMP = 4, }; enum a6xx_tex_aniso { A6XX_TEX_ANISO_1 = 0, A6XX_TEX_ANISO_2 = 1, A6XX_TEX_ANISO_4 = 2, A6XX_TEX_ANISO_8 = 3, A6XX_TEX_ANISO_16 = 4, }; enum a6xx_reduction_mode { A6XX_REDUCTION_MODE_AVERAGE = 0, A6XX_REDUCTION_MODE_MIN = 1, A6XX_REDUCTION_MODE_MAX = 2, }; enum a6xx_tex_swiz { A6XX_TEX_X = 0, A6XX_TEX_Y = 1, A6XX_TEX_Z = 2, A6XX_TEX_W = 3, A6XX_TEX_ZERO = 4, A6XX_TEX_ONE = 5, }; enum a6xx_tex_type { A6XX_TEX_1D = 0, A6XX_TEX_2D = 1, A6XX_TEX_CUBE = 2, A6XX_TEX_3D = 3, A6XX_TEX_BUFFER = 4, }; #define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001 #define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040 #define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080 #define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100 #define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400 #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800 #define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000 #define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000 #define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000 #define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000 #define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000 #define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000 #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000 #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000 #define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000 #define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000 #define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000 #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000 #define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000 #define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000 #define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001 #define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002 #define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004 #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010 #define A6XX_CP_INT_CP_AHB_ERROR 0x00000020 #define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040 #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080 #define REG_A6XX_CP_RB_BASE 0x00000800 #define REG_A6XX_CP_RB_BASE_HI 0x00000801 #define REG_A6XX_CP_RB_CNTL 0x00000802 #define REG_A6XX_CP_RB_RPTR_ADDR_LO 0x00000804 #define REG_A6XX_CP_RB_RPTR_ADDR_HI 0x00000805 #define REG_A6XX_CP_RB_RPTR 0x00000806 #define REG_A6XX_CP_RB_WPTR 0x00000807 #define REG_A6XX_CP_SQE_CNTL 0x00000808 #define REG_A6XX_CP_CP2GMU_STATUS 0x00000812 #define A6XX_CP_CP2GMU_STATUS_IFPC 0x00000001 #define REG_A6XX_CP_HW_FAULT 0x00000821 #define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823 #define REG_A6XX_CP_PROTECT_STATUS 0x00000824 #define REG_A6XX_CP_SQE_INSTR_BASE 0x00000830 #define REG_A6XX_CP_MISC_CNTL 0x00000840 #define REG_A6XX_CP_APRIV_CNTL 0x00000844 #define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1 #define A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__MASK 0x000000ff #define A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__SHIFT 0 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_RB_LO(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__MASK; } #define A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__MASK 0x0000ff00 #define A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__SHIFT 8 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_RB_HI(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__MASK; } #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK 0x00ff0000 #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT 16 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB1_START(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK; } #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK 0xff000000 #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT 24 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB2_START(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK; } #define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2 #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK 0x000001ff #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT 0 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_SDS_START(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK; } #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK 0xffff0000 #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT 16 static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE(uint32_t val) { return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK; } #define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3 #define REG_A6XX_CP_CHICKEN_DBG 0x00000841 #define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842 #define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843 #define REG_A6XX_CP_PROTECT_CNTL 0x0000084f static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; } static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; } static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; } static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; } #define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff #define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0 static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val) { return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK; } #define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000 #define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18 static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val) { return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK; } #define A6XX_CP_PROTECT_REG_READ 0x80000000 #define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0 #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x000008a1 #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x000008a2 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO 0x000008a3 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI 0x000008a4 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5 #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6 #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO 0x000008a7 #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI 0x000008a8 static inline uint32_t REG_A6XX_CP_PERFCTR_CP_SEL(uint32_t i0) { return 0x000008d0 + 0x1*i0; } #define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO 0x00000900 #define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI 0x00000901 #define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902 #define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903 #define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908 #define REG_A6XX_CP_SQE_STAT_DATA 0x00000909 #define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a #define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b #define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c #define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d #define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e #define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f #define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910 #define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911 #define REG_A6XX_CP_IB1_BASE 0x00000928 #define REG_A6XX_CP_IB1_BASE_HI 0x00000929 #define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a #define REG_A6XX_CP_IB2_BASE 0x0000092b #define REG_A6XX_CP_IB2_BASE_HI 0x0000092c #define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d #define REG_A6XX_CP_SDS_BASE 0x0000092e #define REG_A6XX_CP_SDS_BASE_HI 0x0000092f #define REG_A6XX_CP_SDS_REM_SIZE 0x00000930 #define REG_A6XX_CP_MRB_BASE 0x00000931 #define REG_A6XX_CP_MRB_BASE_HI 0x00000932 #define REG_A6XX_CP_MRB_REM_SIZE 0x00000933 #define REG_A6XX_CP_VSD_BASE 0x00000934 #define REG_A6XX_CP_VSD_BASE_HI 0x00000935 #define REG_A6XX_CP_MRB_DWORDS 0x00000946 #define REG_A6XX_CP_VSD_DWORDS 0x00000947 #define REG_A6XX_CP_CSQ_IB1_STAT 0x00000949 #define A6XX_CP_CSQ_IB1_STAT_REM__MASK 0xffff0000 #define A6XX_CP_CSQ_IB1_STAT_REM__SHIFT 16 static inline uint32_t A6XX_CP_CSQ_IB1_STAT_REM(uint32_t val) { return ((val) << A6XX_CP_CSQ_IB1_STAT_REM__SHIFT) & A6XX_CP_CSQ_IB1_STAT_REM__MASK; } #define REG_A6XX_CP_CSQ_IB2_STAT 0x0000094a #define A6XX_CP_CSQ_IB2_STAT_REM__MASK 0xffff0000 #define A6XX_CP_CSQ_IB2_STAT_REM__SHIFT 16 static inline uint32_t A6XX_CP_CSQ_IB2_STAT_REM(uint32_t val) { return ((val) << A6XX_CP_CSQ_IB2_STAT_REM__SHIFT) & A6XX_CP_CSQ_IB2_STAT_REM__MASK; } #define REG_A6XX_CP_MRQ_MRB_STAT 0x0000094c #define A6XX_CP_MRQ_MRB_STAT_REM__MASK 0xffff0000 #define A6XX_CP_MRQ_MRB_STAT_REM__SHIFT 16 static inline uint32_t A6XX_CP_MRQ_MRB_STAT_REM(uint32_t val) { return ((val) << A6XX_CP_MRQ_MRB_STAT_REM__SHIFT) & A6XX_CP_MRQ_MRB_STAT_REM__MASK; } #define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO 0x00000980 #define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI 0x00000981 #define REG_A6XX_CP_AHB_CNTL 0x0000098d #define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00 #define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03 #define REG_A6XX_CP_LPAC_PROG_FIFO_SIZE 0x00000b34 #define REG_A6XX_CP_LPAC_SQE_INSTR_BASE 0x00000b82 #define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01 #define REG_A6XX_RBBM_INT_0_STATUS 0x00000201 #define REG_A6XX_RBBM_STATUS 0x00000210 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000 #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000 #define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000 #define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000 #define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000 #define A6XX_RBBM_STATUS_SP_BUSY 0x00040000 #define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000 #define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000 #define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000 #define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000 #define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000 #define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000 #define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800 #define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400 #define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200 #define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100 #define A6XX_RBBM_STATUS_RB_BUSY 0x00000080 #define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040 #define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020 #define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010 #define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008 #define A6XX_RBBM_STATUS_CP_BUSY 0x00000004 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002 #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001 #define REG_A6XX_RBBM_STATUS3 0x00000213 #define A6XX_RBBM_STATUS3_SMMU_STALLED_ON_FAULT 0x01000000 #define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215 static inline uint32_t REG_A6XX_RBBM_PERFCTR_CP(uint32_t i0) { return 0x00000400 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM(uint32_t i0) { return 0x0000041c + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_PC(uint32_t i0) { return 0x00000424 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_VFD(uint32_t i0) { return 0x00000434 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_HLSQ(uint32_t i0) { return 0x00000444 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_VPC(uint32_t i0) { return 0x00000450 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_CCU(uint32_t i0) { return 0x0000045c + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_TSE(uint32_t i0) { return 0x00000466 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_RAS(uint32_t i0) { return 0x0000046e + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_UCHE(uint32_t i0) { return 0x00000476 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_TP(uint32_t i0) { return 0x0000048e + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_SP(uint32_t i0) { return 0x000004a6 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_RB(uint32_t i0) { return 0x000004d6 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_VSC(uint32_t i0) { return 0x000004e6 + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_LRZ(uint32_t i0) { return 0x000004ea + 0x2*i0; } static inline uint32_t REG_A6XX_RBBM_PERFCTR_CMP(uint32_t i0) { return 0x000004f2 + 0x2*i0; } #define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503 #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505 #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506 static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM_SEL(uint32_t i0) { return 0x00000507 + 0x1*i0; } #define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_CMD 0x0000050e #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_STATUS 0x0000050f #define REG_A6XX_RBBM_ISDB_CNT 0x00000533 #define REG_A6XX_RBBM_PRIMCTR_0_LO 0x00000540 #define REG_A6XX_RBBM_PRIMCTR_0_HI 0x00000541 #define REG_A6XX_RBBM_PRIMCTR_1_LO 0x00000542 #define REG_A6XX_RBBM_PRIMCTR_1_HI 0x00000543 #define REG_A6XX_RBBM_PRIMCTR_2_LO 0x00000544 #define REG_A6XX_RBBM_PRIMCTR_2_HI 0x00000545 #define REG_A6XX_RBBM_PRIMCTR_3_LO 0x00000546 #define REG_A6XX_RBBM_PRIMCTR_3_HI 0x00000547 #define REG_A6XX_RBBM_PRIMCTR_4_LO 0x00000548 #define REG_A6XX_RBBM_PRIMCTR_4_HI 0x00000549 #define REG_A6XX_RBBM_PRIMCTR_5_LO 0x0000054a #define REG_A6XX_RBBM_PRIMCTR_5_HI 0x0000054b #define REG_A6XX_RBBM_PRIMCTR_6_LO 0x0000054c #define REG_A6XX_RBBM_PRIMCTR_6_HI 0x0000054d #define REG_A6XX_RBBM_PRIMCTR_7_LO 0x0000054e #define REG_A6XX_RBBM_PRIMCTR_7_HI 0x0000054f #define REG_A6XX_RBBM_PRIMCTR_8_LO 0x00000550 #define REG_A6XX_RBBM_PRIMCTR_8_HI 0x00000551 #define REG_A6XX_RBBM_PRIMCTR_9_LO 0x00000552 #define REG_A6XX_RBBM_PRIMCTR_9_HI 0x00000553 #define REG_A6XX_RBBM_PRIMCTR_10_LO 0x00000554 #define REG_A6XX_RBBM_PRIMCTR_10_HI 0x00000555 #define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801 #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802 #define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803 #define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810 #define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010 #define REG_A6XX_RBBM_GBIF_CLIENT_QOS_CNTL 0x00000011 #define REG_A6XX_RBBM_GBIF_HALT 0x00000016 #define REG_A6XX_RBBM_GBIF_HALT_ACK 0x00000017 #define REG_A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD 0x0000001c #define A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD_WAIT_GPU_IDLE 0x00000001 #define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f #define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037 #define REG_A6XX_RBBM_INT_0_MASK 0x00000038 #define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042 #define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043 #define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045 #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046 #define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae #define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0 #define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1 #define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2 #define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6 #define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7 #define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8 #define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9 #define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba #define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb #define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc #define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd #define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be #define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf #define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0 #define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1 #define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2 #define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6 #define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9 #define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca #define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb #define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc #define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd #define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce #define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf #define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0 #define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1 #define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2 #define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6 #define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9 #define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da #define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db #define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc #define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd #define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de #define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df #define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0 #define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1 #define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2 #define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3 #define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4 #define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5 #define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6 #define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7 #define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8 #define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9 #define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea #define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb #define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec #define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed #define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee #define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef #define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0 #define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1 #define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2 #define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6 #define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9 #define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa #define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102 #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103 #define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104 #define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105 #define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106 #define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107 #define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108 #define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109 #define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a #define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b #define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c #define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d #define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e #define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f #define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110 #define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111 #define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112 #define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113 #define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114 #define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115 #define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116 #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117 #define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118 #define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119 #define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a #define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c #define REG_A6XX_RBBM_CLOCK_HYST_HLSQ 0x0000011d #define REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE 0x00000120 #define REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE 0x00000121 #define REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE 0x00000122 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602 #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK; } #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00 #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK; } #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK; } #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK; } #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000 #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK; } #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000 #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK; } #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609 #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK; } #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK; } #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000 #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28 static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val) { return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK; } #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630 static inline uint32_t REG_A6XX_VSC_PERFCTR_VSC_SEL(uint32_t i0) { return 0x00000cd8 + 0x1*i0; } #define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800 #define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000 #define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00 #define REG_A6XX_UCHE_MODE_CNTL 0x00000e01 #define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO 0x00000e05 #define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI 0x00000e06 #define REG_A6XX_UCHE_WRITE_THRU_BASE_LO 0x00000e07 #define REG_A6XX_UCHE_WRITE_THRU_BASE_HI 0x00000e08 #define REG_A6XX_UCHE_TRAP_BASE_LO 0x00000e09 #define REG_A6XX_UCHE_TRAP_BASE_HI 0x00000e0a #define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e0b #define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e0c #define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e0d #define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e0e #define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17 #define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18 #define REG_A6XX_UCHE_CLIENT_PF 0x00000e19 #define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff #define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0 static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val) { return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK; } static inline uint32_t REG_A6XX_UCHE_PERFCTR_UCHE_SEL(uint32_t i0) { return 0x00000e1c + 0x1*i0; } #define REG_A6XX_UCHE_CMDQ_CONFIG 0x00000e3c #define REG_A6XX_VBIF_VERSION 0x00003000 #define REG_A6XX_VBIF_CLKON 0x00003001 #define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000002 #define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a #define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080 #define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081 #define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084 #define REG_A6XX_VBIF_TEST_BUS1_CTRL0 0x00003085 #define REG_A6XX_VBIF_TEST_BUS1_CTRL1 0x00003086 #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK 0x0000000f #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT 0 static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val) { return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK; } #define REG_A6XX_VBIF_TEST_BUS2_CTRL0 0x00003087 #define REG_A6XX_VBIF_TEST_BUS2_CTRL1 0x00003088 #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK 0x000001ff #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT 0 static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val) { return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK; } #define REG_A6XX_VBIF_TEST_BUS_OUT 0x0000308c #define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0 #define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1 #define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2 #define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3 #define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8 #define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9 #define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da #define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db #define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0 #define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1 #define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2 #define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101 #define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111 #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119 #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a #define REG_A6XX_GBIF_SCACHE_CNTL0 0x00003c01 #define REG_A6XX_GBIF_SCACHE_CNTL1 0x00003c02 #define REG_A6XX_GBIF_QSB_SIDE0 0x00003c03 #define REG_A6XX_GBIF_QSB_SIDE1 0x00003c04 #define REG_A6XX_GBIF_QSB_SIDE2 0x00003c05 #define REG_A6XX_GBIF_QSB_SIDE3 0x00003c06 #define REG_A6XX_GBIF_HALT 0x00003c45 #define REG_A6XX_GBIF_HALT_ACK 0x00003c46 #define REG_A6XX_GBIF_PERF_PWR_CNT_EN 0x00003cc0 #define REG_A6XX_GBIF_PERF_CNT_SEL 0x00003cc2 #define REG_A6XX_GBIF_PERF_PWR_CNT_SEL 0x00003cc3 #define REG_A6XX_GBIF_PERF_CNT_LOW0 0x00003cc4 #define REG_A6XX_GBIF_PERF_CNT_LOW1 0x00003cc5 #define REG_A6XX_GBIF_PERF_CNT_LOW2 0x00003cc6 #define REG_A6XX_GBIF_PERF_CNT_LOW3 0x00003cc7 #define REG_A6XX_GBIF_PERF_CNT_HIGH0 0x00003cc8 #define REG_A6XX_GBIF_PERF_CNT_HIGH1 0x00003cc9 #define REG_A6XX_GBIF_PERF_CNT_HIGH2 0x00003cca #define REG_A6XX_GBIF_PERF_CNT_HIGH3 0x00003ccb #define REG_A6XX_GBIF_PWR_CNT_LOW0 0x00003ccc #define REG_A6XX_GBIF_PWR_CNT_LOW1 0x00003ccd #define REG_A6XX_GBIF_PWR_CNT_LOW2 0x00003cce #define REG_A6XX_GBIF_PWR_CNT_HIGH0 0x00003ccf #define REG_A6XX_GBIF_PWR_CNT_HIGH1 0x00003cd0 #define REG_A6XX_GBIF_PWR_CNT_HIGH2 0x00003cd1 #define REG_A6XX_VSC_DBG_ECO_CNTL 0x00000c00 #define REG_A6XX_VSC_BIN_SIZE 0x00000c02 #define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff #define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0 static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val) { return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK; } #define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00 #define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8 static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val) { return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK; } #define REG_A6XX_VSC_DRAW_STRM_SIZE_ADDRESS 0x00000c03 #define REG_A6XX_VSC_BIN_COUNT 0x00000c06 #define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe #define A6XX_VSC_BIN_COUNT_NX__SHIFT 1 static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val) { return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK; } #define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800 #define A6XX_VSC_BIN_COUNT_NY__SHIFT 11 static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val) { return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK; } static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; } #define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff #define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val) { return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK; } #define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00 #define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val) { return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK; } #define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000 #define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val) { return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK; } #define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000 #define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26 static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val) { return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK; } #define REG_A6XX_VSC_PRIM_STRM_ADDRESS 0x00000c30 #define REG_A6XX_VSC_PRIM_STRM_PITCH 0x00000c32 #define REG_A6XX_VSC_PRIM_STRM_LIMIT 0x00000c33 #define REG_A6XX_VSC_DRAW_STRM_ADDRESS 0x00000c34 #define REG_A6XX_VSC_DRAW_STRM_PITCH 0x00000c36 #define REG_A6XX_VSC_DRAW_STRM_LIMIT 0x00000c37 static inline uint32_t REG_A6XX_VSC_STATE(uint32_t i0) { return 0x00000c38 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_STATE_REG(uint32_t i0) { return 0x00000c38 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE(uint32_t i0) { return 0x00000c58 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE_REG(uint32_t i0) { return 0x00000c58 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; } static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; } #define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12 #define REG_A6XX_GRAS_CL_CNTL 0x00008000 #define A6XX_GRAS_CL_CNTL_CLIP_DISABLE 0x00000001 #define A6XX_GRAS_CL_CNTL_ZNEAR_CLIP_DISABLE 0x00000002 #define A6XX_GRAS_CL_CNTL_ZFAR_CLIP_DISABLE 0x00000004 #define A6XX_GRAS_CL_CNTL_UNK5 0x00000020 #define A6XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z 0x00000040 #define A6XX_GRAS_CL_CNTL_VP_CLIP_CODE_IGNORE 0x00000080 #define A6XX_GRAS_CL_CNTL_VP_XFORM_DISABLE 0x00000100 #define A6XX_GRAS_CL_CNTL_PERSP_DIVISION_DISABLE 0x00000200 #define REG_A6XX_GRAS_VS_CL_CNTL 0x00008001 #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK; } #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK 0x0000ff00 #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT 8 static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CULL_MASK(uint32_t val) { return ((val) << A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK; } #define REG_A6XX_GRAS_DS_CL_CNTL 0x00008002 #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK; } #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK 0x0000ff00 #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT 8 static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CULL_MASK(uint32_t val) { return ((val) << A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK; } #define REG_A6XX_GRAS_GS_CL_CNTL 0x00008003 #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK; } #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK 0x0000ff00 #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT 8 static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CULL_MASK(uint32_t val) { return ((val) << A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK; } #define REG_A6XX_GRAS_MAX_LAYER_INDEX 0x00008004 #define REG_A6XX_GRAS_CNTL 0x00008005 #define A6XX_GRAS_CNTL_IJ_PERSP_PIXEL 0x00000001 #define A6XX_GRAS_CNTL_IJ_PERSP_CENTROID 0x00000002 #define A6XX_GRAS_CNTL_IJ_PERSP_SAMPLE 0x00000004 #define A6XX_GRAS_CNTL_IJ_LINEAR_PIXEL 0x00000008 #define A6XX_GRAS_CNTL_IJ_LINEAR_CENTROID 0x00000010 #define A6XX_GRAS_CNTL_IJ_LINEAR_SAMPLE 0x00000020 #define A6XX_GRAS_CNTL_COORD_MASK__MASK 0x000003c0 #define A6XX_GRAS_CNTL_COORD_MASK__SHIFT 6 static inline uint32_t A6XX_GRAS_CNTL_COORD_MASK(uint32_t val) { return ((val) << A6XX_GRAS_CNTL_COORD_MASK__SHIFT) & A6XX_GRAS_CNTL_COORD_MASK__MASK; } #define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000001ff #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val) { return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK; } #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x0007fc00 #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10 static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val) { return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT(uint32_t i0) { return 0x00008010 + 0x6*i0; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XOFFSET(uint32_t i0) { return 0x00008010 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XSCALE(uint32_t i0) { return 0x00008011 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_XSCALE__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YOFFSET(uint32_t i0) { return 0x00008012 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YSCALE(uint32_t i0) { return 0x00008013 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_YSCALE__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZOFFSET(uint32_t i0) { return 0x00008014 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZSCALE(uint32_t i0) { return 0x00008015 + 0x6*i0; } #define A6XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff #define A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE(float val) { return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP(uint32_t i0) { return 0x00008070 + 0x2*i0; } static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MIN(uint32_t i0) { return 0x00008070 + 0x2*i0; } #define A6XX_GRAS_CL_Z_CLAMP_MIN__MASK 0xffffffff #define A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MIN(float val) { return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MIN__MASK; } static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MAX(uint32_t i0) { return 0x00008071 + 0x2*i0; } #define A6XX_GRAS_CL_Z_CLAMP_MAX__MASK 0xffffffff #define A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT 0 static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MAX(float val) { return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MAX__MASK; } #define REG_A6XX_GRAS_SU_CNTL 0x00008090 #define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001 #define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002 #define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8 #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3 static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val) { return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK; } #define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800 #define A6XX_GRAS_SU_CNTL_UNK12__MASK 0x00001000 #define A6XX_GRAS_SU_CNTL_UNK12__SHIFT 12 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK12(uint32_t val) { return ((val) << A6XX_GRAS_SU_CNTL_UNK12__SHIFT) & A6XX_GRAS_SU_CNTL_UNK12__MASK; } #define A6XX_GRAS_SU_CNTL_LINE_MODE__MASK 0x00002000 #define A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT 13 static inline uint32_t A6XX_GRAS_SU_CNTL_LINE_MODE(enum a5xx_line_mode val) { return ((val) << A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT) & A6XX_GRAS_SU_CNTL_LINE_MODE__MASK; } #define A6XX_GRAS_SU_CNTL_UNK15__MASK 0x00018000 #define A6XX_GRAS_SU_CNTL_UNK15__SHIFT 15 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK15(uint32_t val) { return ((val) << A6XX_GRAS_SU_CNTL_UNK15__SHIFT) & A6XX_GRAS_SU_CNTL_UNK15__MASK; } #define A6XX_GRAS_SU_CNTL_UNK17 0x00020000 #define A6XX_GRAS_SU_CNTL_MULTIVIEW_ENABLE 0x00040000 #define A6XX_GRAS_SU_CNTL_UNK19__MASK 0x00780000 #define A6XX_GRAS_SU_CNTL_UNK19__SHIFT 19 static inline uint32_t A6XX_GRAS_SU_CNTL_UNK19(uint32_t val) { return ((val) << A6XX_GRAS_SU_CNTL_UNK19__SHIFT) & A6XX_GRAS_SU_CNTL_UNK19__MASK; } #define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091 #define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff #define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val) { return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK; } #define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000 #define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16 static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val) { return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK; } #define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092 #define A6XX_GRAS_SU_POINT_SIZE__MASK 0x0000ffff #define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val) { return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK; } #define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL 0x00008094 #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003 #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val) { return ((val) << A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK; } #define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095 #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val) { return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK; } #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val) { return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK; } #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097 #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val) { return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK; } #define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0 static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val) { return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK; } #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000008 #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT 3 static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3(uint32_t val) { return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK; } #define REG_A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x00008099 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK 0x00000006 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT 1 static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT(uint32_t val) { return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK; } #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_INNERCONSERVATIVERASEN 0x00000008 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK 0x00000030 #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT 4 static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4(uint32_t val) { return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK; } #define REG_A6XX_GRAS_SU_PATH_RENDERING_CNTL 0x0000809a #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_UNK0 0x00000001 #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_LINELENGTHEN 0x00000002 #define REG_A6XX_GRAS_VS_LAYER_CNTL 0x0000809b #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_LAYER 0x00000001 #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_VIEW 0x00000002 #define REG_A6XX_GRAS_GS_LAYER_CNTL 0x0000809c #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_LAYER 0x00000001 #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_VIEW 0x00000002 #define REG_A6XX_GRAS_DS_LAYER_CNTL 0x0000809d #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_LAYER 0x00000001 #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_VIEW 0x00000002 #define REG_A6XX_GRAS_SC_CNTL 0x000080a0 #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000007 #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE(uint32_t val) { return ((val) << A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK; } #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK 0x00000018 #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT 3 static inline uint32_t A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE(enum a6xx_single_prim_mode val) { return ((val) << A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK; } #define A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK 0x00000020 #define A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT 5 static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_MODE(enum a6xx_raster_mode val) { return ((val) << A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK; } #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK 0x000000c0 #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT 6 static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val) { return ((val) << A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK; } #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK 0x00000100 #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT 8 static inline uint32_t A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION(enum a6xx_sequenced_thread_dist val) { return ((val) << A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT) & A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK; } #define A6XX_GRAS_SC_CNTL_UNK9__MASK 0x00000e00 #define A6XX_GRAS_SC_CNTL_UNK9__SHIFT 9 static inline uint32_t A6XX_GRAS_SC_CNTL_UNK9(uint32_t val) { return ((val) << A6XX_GRAS_SC_CNTL_UNK9__SHIFT) & A6XX_GRAS_SC_CNTL_UNK9__MASK; } #define A6XX_GRAS_SC_CNTL_EARLYVIZOUTEN 0x00001000 #define REG_A6XX_GRAS_BIN_CONTROL 0x000080a1 #define A6XX_GRAS_BIN_CONTROL_BINW__MASK 0x0000003f #define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT 0 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val) { return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK; } #define A6XX_GRAS_BIN_CONTROL_BINH__MASK 0x00007f00 #define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT 8 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val) { return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK; } #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000 #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT 18 static inline uint32_t A6XX_GRAS_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val) { return ((val) << A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK; } #define A6XX_GRAS_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000 #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000 #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22 static inline uint32_t A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val) { return ((val) << A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK; } #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000 #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24 static inline uint32_t A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val) { return ((val) << A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK; } #define A6XX_GRAS_BIN_CONTROL_UNK27__MASK 0x08000000 #define A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT 27 static inline uint32_t A6XX_GRAS_BIN_CONTROL_UNK27(uint32_t val) { return ((val) << A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT) & A6XX_GRAS_BIN_CONTROL_UNK27__MASK; } #define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK 0x00000004 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT 2 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK2(uint32_t val) { return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK; } #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK 0x00000008 #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT 3 static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK3(uint32_t val) { return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK; } #define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 #define REG_A6XX_GRAS_SAMPLE_CONFIG 0x000080a4 #define A6XX_GRAS_SAMPLE_CONFIG_UNK0 0x00000001 #define A6XX_GRAS_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002 #define REG_A6XX_GRAS_SAMPLE_LOCATION_0 0x000080a5 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK; } #define REG_A6XX_GRAS_SAMPLE_LOCATION_1 0x000080a6 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK; } #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK; } #define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR(uint32_t i0) { return 0x000080b0 + 0x2*i0; } static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL(uint32_t i0) { return 0x000080b0 + 0x2*i0; } #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x0000ffff #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK; } #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0xffff0000 #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK; } static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR(uint32_t i0) { return 0x000080b1 + 0x2*i0; } #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x0000ffff #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK; } #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0xffff0000 #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK; } static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR(uint32_t i0) { return 0x000080d0 + 0x2*i0; } static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL(uint32_t i0) { return 0x000080d0 + 0x2*i0; } #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK 0x0000ffff #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK; } #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK 0xffff0000 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK; } static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR(uint32_t i0) { return 0x000080d1 + 0x2*i0; } #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK 0x0000ffff #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK; } #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK 0xffff0000 #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK; } #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00003fff #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK; } #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x3fff0000 #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK; } #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00003fff #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val) { return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK; } #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x3fff0000 #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val) { return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK; } #define REG_A6XX_GRAS_LRZ_CNTL 0x00008100 #define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001 #define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002 #define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004 #define A6XX_GRAS_LRZ_CNTL_FC_ENABLE 0x00000008 #define A6XX_GRAS_LRZ_CNTL_Z_TEST_ENABLE 0x00000010 #define A6XX_GRAS_LRZ_CNTL_Z_BOUNDS_ENABLE 0x00000020 #define A6XX_GRAS_LRZ_CNTL_UNK6__MASK 0x000003c0 #define A6XX_GRAS_LRZ_CNTL_UNK6__SHIFT 6 static inline uint32_t A6XX_GRAS_LRZ_CNTL_UNK6(uint32_t val) { return ((val) << A6XX_GRAS_LRZ_CNTL_UNK6__SHIFT) & A6XX_GRAS_LRZ_CNTL_UNK6__MASK; } #define REG_A6XX_GRAS_LRZ_PS_INPUT_CNTL 0x00008101 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_SAMPLEID 0x00000001 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK 0x00000006 #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT 1 static inline uint32_t A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val) { return ((val) << A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK; } #define REG_A6XX_GRAS_LRZ_MRT_BUF_INFO_0 0x00008102 #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK 0x000000ff #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT 0 static inline uint32_t A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT) & A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK; } #define REG_A6XX_GRAS_LRZ_BUFFER_BASE 0x00008103 #define A6XX_GRAS_LRZ_BUFFER_BASE__MASK 0xffffffff #define A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_BUFFER_BASE__MASK; } #define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105 #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000000ff #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val) { return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK; } #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffffc00 #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 10 static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val) { return ((val >> 4) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK; } #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE 0x00008106 #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK 0xffffffff #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK; } #define REG_A6XX_GRAS_SAMPLE_CNTL 0x00008109 #define A6XX_GRAS_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001 #define REG_A6XX_GRAS_UNKNOWN_810A 0x0000810a #define A6XX_GRAS_UNKNOWN_810A_UNK0__MASK 0x000007ff #define A6XX_GRAS_UNKNOWN_810A_UNK0__SHIFT 0 static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK0(uint32_t val) { return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK0__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK0__MASK; } #define A6XX_GRAS_UNKNOWN_810A_UNK16__MASK 0x07ff0000 #define A6XX_GRAS_UNKNOWN_810A_UNK16__SHIFT 16 static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK16(uint32_t val) { return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK16__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK16__MASK; } #define A6XX_GRAS_UNKNOWN_810A_UNK28__MASK 0xf0000000 #define A6XX_GRAS_UNKNOWN_810A_UNK28__SHIFT 28 static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK28(uint32_t val) { return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK28__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK28__MASK; } #define REG_A6XX_GRAS_UNKNOWN_8110 0x00008110 #define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400 #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK 0x00000007 #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT 0 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_OVERWRITEEN 0x00000008 #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK 0x00000070 #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT 4 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK4(uint32_t val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_SOLID_COLOR 0x00000080 #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00 #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_SCISSOR 0x00010000 #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK 0x00060000 #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT 17 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK17(uint32_t val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_D24S8 0x00080000 #define A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK 0x00f00000 #define A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT 20 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_MASK(uint32_t val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK 0x1f000000 #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT 24 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK; } #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000 #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29 static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val) { return ((val) << A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK; } #define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401 #define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402 #define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403 #define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404 #define REG_A6XX_GRAS_2D_DST_TL 0x00008405 #define A6XX_GRAS_2D_DST_TL_X__MASK 0x00003fff #define A6XX_GRAS_2D_DST_TL_X__SHIFT 0 static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val) { return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK; } #define A6XX_GRAS_2D_DST_TL_Y__MASK 0x3fff0000 #define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val) { return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK; } #define REG_A6XX_GRAS_2D_DST_BR 0x00008406 #define A6XX_GRAS_2D_DST_BR_X__MASK 0x00003fff #define A6XX_GRAS_2D_DST_BR_X__SHIFT 0 static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val) { return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK; } #define A6XX_GRAS_2D_DST_BR_Y__MASK 0x3fff0000 #define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val) { return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK; } #define REG_A6XX_GRAS_2D_UNKNOWN_8407 0x00008407 #define REG_A6XX_GRAS_2D_UNKNOWN_8408 0x00008408 #define REG_A6XX_GRAS_2D_UNKNOWN_8409 0x00008409 #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_1 0x0000840a #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK 0x00003fff #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT 0 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_X(uint32_t val) { return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK; } #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK 0x3fff0000 #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_Y(uint32_t val) { return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK; } #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_2 0x0000840b #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK 0x00003fff #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT 0 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_X(uint32_t val) { return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK; } #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK 0x3fff0000 #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT 16 static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_Y(uint32_t val) { return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK; } #define REG_A6XX_GRAS_DBG_ECO_CNTL 0x00008600 #define A6XX_GRAS_DBG_ECO_CNTL_UNK7 0x00000080 #define A6XX_GRAS_DBG_ECO_CNTL_LRZCACHELOCKDIS 0x00000800 #define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601 static inline uint32_t REG_A6XX_GRAS_PERFCTR_TSE_SEL(uint32_t i0) { return 0x00008610 + 0x1*i0; } static inline uint32_t REG_A6XX_GRAS_PERFCTR_RAS_SEL(uint32_t i0) { return 0x00008614 + 0x1*i0; } static inline uint32_t REG_A6XX_GRAS_PERFCTR_LRZ_SEL(uint32_t i0) { return 0x00008618 + 0x1*i0; } #define REG_A6XX_RB_BIN_CONTROL 0x00008800 #define A6XX_RB_BIN_CONTROL_BINW__MASK 0x0000003f #define A6XX_RB_BIN_CONTROL_BINW__SHIFT 0 static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val) { return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK; } #define A6XX_RB_BIN_CONTROL_BINH__MASK 0x00007f00 #define A6XX_RB_BIN_CONTROL_BINH__SHIFT 8 static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val) { return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK; } #define A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000 #define A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT 18 static inline uint32_t A6XX_RB_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val) { return ((val) << A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK; } #define A6XX_RB_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000 #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000 #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22 static inline uint32_t A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val) { return ((val) << A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK; } #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000 #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24 static inline uint32_t A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val) { return ((val) << A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK; } #define REG_A6XX_RB_RENDER_CNTL 0x00008801 #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000038 #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT 3 static inline uint32_t A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE(uint32_t val) { return ((val) << A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK; } #define A6XX_RB_RENDER_CNTL_EARLYVIZOUTEN 0x00000040 #define A6XX_RB_RENDER_CNTL_BINNING 0x00000080 #define A6XX_RB_RENDER_CNTL_UNK8__MASK 0x00000700 #define A6XX_RB_RENDER_CNTL_UNK8__SHIFT 8 static inline uint32_t A6XX_RB_RENDER_CNTL_UNK8(uint32_t val) { return ((val) << A6XX_RB_RENDER_CNTL_UNK8__SHIFT) & A6XX_RB_RENDER_CNTL_UNK8__MASK; } #define A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK 0x00000100 #define A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT 8 static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_MODE(enum a6xx_raster_mode val) { return ((val) << A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK; } #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK 0x00000600 #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT 9 static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val) { return ((val) << A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK; } #define A6XX_RB_RENDER_CNTL_CONSERVATIVERASEN 0x00000800 #define A6XX_RB_RENDER_CNTL_INNERCONSERVATIVERASEN 0x00001000 #define A6XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000 #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000 #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16 static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val) { return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK; } #define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK 0x00000004 #define A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT 2 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK2(uint32_t val) { return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK; } #define A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK 0x00000008 #define A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT 3 static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK3(uint32_t val) { return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK; } #define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 #define REG_A6XX_RB_SAMPLE_CONFIG 0x00008804 #define A6XX_RB_SAMPLE_CONFIG_UNK0 0x00000001 #define A6XX_RB_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002 #define REG_A6XX_RB_SAMPLE_LOCATION_0 0x00008805 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK; } #define REG_A6XX_RB_SAMPLE_LOCATION_1 0x00008806 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK; } #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK; } #define REG_A6XX_RB_RENDER_CONTROL0 0x00008809 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_PIXEL 0x00000001 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_CENTROID 0x00000002 #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_SAMPLE 0x00000004 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_PIXEL 0x00000008 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_CENTROID 0x00000010 #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_SAMPLE 0x00000020 #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK 0x000003c0 #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT 6 static inline uint32_t A6XX_RB_RENDER_CONTROL0_COORD_MASK(uint32_t val) { return ((val) << A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT) & A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK; } #define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400 #define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a #define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001 #define A6XX_RB_RENDER_CONTROL1_UNK1 0x00000002 #define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000004 #define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008 #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK 0x00000030 #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT 4 static inline uint32_t A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val) { return ((val) << A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK; } #define A6XX_RB_RENDER_CONTROL1_SIZE 0x00000040 #define A6XX_RB_RENDER_CONTROL1_LINELENGTHEN 0x00000080 #define A6XX_RB_RENDER_CONTROL1_FOVEATION 0x00000100 #define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b #define A6XX_RB_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_SAMPMASK 0x00000004 #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_STENCILREF 0x00000008 #define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0 static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val) { return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK; } #define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d #define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f #define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0 #define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00 #define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000 #define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000 #define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000 #define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000 #define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK; } #define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000 #define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28 static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val) { return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK; } #define REG_A6XX_RB_DITHER_CNTL 0x0000880e #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK; } #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000 #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14 static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val) { return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK; } #define REG_A6XX_RB_SRGB_CNTL 0x0000880f #define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001 #define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002 #define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004 #define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008 #define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010 #define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020 #define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040 #define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080 #define REG_A6XX_RB_SAMPLE_CNTL 0x00008810 #define A6XX_RB_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001 #define REG_A6XX_RB_UNKNOWN_8811 0x00008811 #define REG_A6XX_RB_UNKNOWN_8818 0x00008818 #define REG_A6XX_RB_UNKNOWN_8819 0x00008819 #define REG_A6XX_RB_UNKNOWN_881A 0x0000881a #define REG_A6XX_RB_UNKNOWN_881B 0x0000881b #define REG_A6XX_RB_UNKNOWN_881C 0x0000881c #define REG_A6XX_RB_UNKNOWN_881D 0x0000881d #define REG_A6XX_RB_UNKNOWN_881E 0x0000881e static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; } static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; } #define A6XX_RB_MRT_CONTROL_BLEND 0x00000001 #define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002 #define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004 #define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078 #define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3 static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val) { return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK; } #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780 #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7 static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val) { return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK; } static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; } #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK; } #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK; } #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00 #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK; } #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK; } #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK; } #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000 #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24 static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val) { return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK; } static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; } #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK; } #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300 #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val) { return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK; } #define A6XX_RB_MRT_BUF_INFO_UNK10__MASK 0x00000400 #define A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT 10 static inline uint32_t A6XX_RB_MRT_BUF_INFO_UNK10(uint32_t val) { return ((val) << A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT) & A6XX_RB_MRT_BUF_INFO_UNK10__MASK; } #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000 #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13 static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK; } static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; } #define A6XX_RB_MRT_PITCH__MASK 0x0000ffff #define A6XX_RB_MRT_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK; } static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; } #define A6XX_RB_MRT_ARRAY_PITCH__MASK 0x1fffffff #define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK; } static inline uint32_t REG_A6XX_RB_MRT_BASE(uint32_t i0) { return 0x00008825 + 0x8*i0; } #define A6XX_RB_MRT_BASE__MASK 0xffffffff #define A6XX_RB_MRT_BASE__SHIFT 0 static inline uint32_t A6XX_RB_MRT_BASE(uint32_t val) { return ((val) << A6XX_RB_MRT_BASE__SHIFT) & A6XX_RB_MRT_BASE__MASK; } static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; } #define A6XX_RB_MRT_BASE_GMEM__MASK 0xfffff000 #define A6XX_RB_MRT_BASE_GMEM__SHIFT 12 static inline uint32_t A6XX_RB_MRT_BASE_GMEM(uint32_t val) { return ((val >> 12) << A6XX_RB_MRT_BASE_GMEM__SHIFT) & A6XX_RB_MRT_BASE_GMEM__MASK; } #define REG_A6XX_RB_BLEND_RED_F32 0x00008860 #define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff #define A6XX_RB_BLEND_RED_F32__SHIFT 0 static inline uint32_t A6XX_RB_BLEND_RED_F32(float val) { return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK; } #define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861 #define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff #define A6XX_RB_BLEND_GREEN_F32__SHIFT 0 static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val) { return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK; } #define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862 #define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff #define A6XX_RB_BLEND_BLUE_F32__SHIFT 0 static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val) { return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK; } #define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863 #define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff #define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0 static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val) { return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK; } #define REG_A6XX_RB_ALPHA_CONTROL 0x00008864 #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val) { return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK; } #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00 #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9 static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val) { return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK; } #define REG_A6XX_RB_BLEND_CNTL 0x00008865 #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0 static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val) { return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK; } #define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100 #define A6XX_RB_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200 #define A6XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400 #define A6XX_RB_BLEND_CNTL_ALPHA_TO_ONE 0x00000800 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000 #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16 static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val) { return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK; } #define REG_A6XX_RB_DEPTH_PLANE_CNTL 0x00008870 #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003 #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val) { return ((val) << A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK; } #define REG_A6XX_RB_DEPTH_CNTL 0x00008871 #define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000001 #define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002 #define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c #define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2 static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val) { return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK; } #define A6XX_RB_DEPTH_CNTL_Z_CLAMP_ENABLE 0x00000020 #define A6XX_RB_DEPTH_CNTL_Z_READ_ENABLE 0x00000040 #define A6XX_RB_DEPTH_CNTL_Z_BOUNDS_ENABLE 0x00000080 #define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007 #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val) { return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK; } #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000018 #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT 3 static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_UNK3(uint32_t val) { return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK; } #define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873 #define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0x00003fff #define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK; } #define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874 #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0x0fffffff #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_DEPTH_BUFFER_BASE 0x00008875 #define A6XX_RB_DEPTH_BUFFER_BASE__MASK 0xffffffff #define A6XX_RB_DEPTH_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_RB_DEPTH_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE__MASK; } #define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877 #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK 0xfffff000 #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT 12 static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE_GMEM(uint32_t val) { return ((val >> 12) << A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK; } #define REG_A6XX_RB_Z_BOUNDS_MIN 0x00008878 #define A6XX_RB_Z_BOUNDS_MIN__MASK 0xffffffff #define A6XX_RB_Z_BOUNDS_MIN__SHIFT 0 static inline uint32_t A6XX_RB_Z_BOUNDS_MIN(float val) { return ((fui(val)) << A6XX_RB_Z_BOUNDS_MIN__SHIFT) & A6XX_RB_Z_BOUNDS_MIN__MASK; } #define REG_A6XX_RB_Z_BOUNDS_MAX 0x00008879 #define A6XX_RB_Z_BOUNDS_MAX__MASK 0xffffffff #define A6XX_RB_Z_BOUNDS_MAX__SHIFT 0 static inline uint32_t A6XX_RB_Z_BOUNDS_MAX(float val) { return ((fui(val)) << A6XX_RB_Z_BOUNDS_MAX__SHIFT) & A6XX_RB_Z_BOUNDS_MAX__MASK; } #define REG_A6XX_RB_STENCIL_CONTROL 0x00008880 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001 #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002 #define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004 #define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700 #define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val) { return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK; } #define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800 #define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK; } #define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000 #define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK; } #define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000 #define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK; } #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000 #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val) { return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK; } #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000 #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23 static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK; } #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000 #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK; } #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000 #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29 static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val) { return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK; } #define REG_A6XX_RB_STENCIL_INFO 0x00008881 #define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001 #define A6XX_RB_STENCIL_INFO_UNK1 0x00000002 #define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882 #define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0x00000fff #define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK; } #define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883 #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0x00ffffff #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_STENCIL_BUFFER_BASE 0x00008884 #define A6XX_RB_STENCIL_BUFFER_BASE__MASK 0xffffffff #define A6XX_RB_STENCIL_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_RB_STENCIL_BUFFER_BASE__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE__MASK; } #define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886 #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK 0xfffff000 #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT 12 static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE_GMEM(uint32_t val) { return ((val >> 12) << A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK; } #define REG_A6XX_RB_STENCILREF 0x00008887 #define A6XX_RB_STENCILREF_REF__MASK 0x000000ff #define A6XX_RB_STENCILREF_REF__SHIFT 0 static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val) { return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK; } #define A6XX_RB_STENCILREF_BFREF__MASK 0x0000ff00 #define A6XX_RB_STENCILREF_BFREF__SHIFT 8 static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val) { return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK; } #define REG_A6XX_RB_STENCILMASK 0x00008888 #define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff #define A6XX_RB_STENCILMASK_MASK__SHIFT 0 static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val) { return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK; } #define A6XX_RB_STENCILMASK_BFMASK__MASK 0x0000ff00 #define A6XX_RB_STENCILMASK_BFMASK__SHIFT 8 static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val) { return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK; } #define REG_A6XX_RB_STENCILWRMASK 0x00008889 #define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff #define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0 static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val) { return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK; } #define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK 0x0000ff00 #define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT 8 static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val) { return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK; } #define REG_A6XX_RB_WINDOW_OFFSET 0x00008890 #define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00003fff #define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0 static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val) { return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK; } #define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x3fff0000 #define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16 static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val) { return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK; } #define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891 #define A6XX_RB_SAMPLE_COUNT_CONTROL_UNK0 0x00000001 #define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002 #define REG_A6XX_RB_LRZ_CNTL 0x00008898 #define A6XX_RB_LRZ_CNTL_ENABLE 0x00000001 #define REG_A6XX_RB_Z_CLAMP_MIN 0x000088c0 #define A6XX_RB_Z_CLAMP_MIN__MASK 0xffffffff #define A6XX_RB_Z_CLAMP_MIN__SHIFT 0 static inline uint32_t A6XX_RB_Z_CLAMP_MIN(float val) { return ((fui(val)) << A6XX_RB_Z_CLAMP_MIN__SHIFT) & A6XX_RB_Z_CLAMP_MIN__MASK; } #define REG_A6XX_RB_Z_CLAMP_MAX 0x000088c1 #define A6XX_RB_Z_CLAMP_MAX__MASK 0xffffffff #define A6XX_RB_Z_CLAMP_MAX__SHIFT 0 static inline uint32_t A6XX_RB_Z_CLAMP_MAX(float val) { return ((fui(val)) << A6XX_RB_Z_CLAMP_MAX__SHIFT) & A6XX_RB_Z_CLAMP_MAX__MASK; } #define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0 #define A6XX_RB_UNKNOWN_88D0_UNK0__MASK 0x00001fff #define A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT 0 static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK0(uint32_t val) { return ((val) << A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK0__MASK; } #define A6XX_RB_UNKNOWN_88D0_UNK16__MASK 0x07ff0000 #define A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT 16 static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK16(uint32_t val) { return ((val) << A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK16__MASK; } #define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1 #define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00003fff #define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val) { return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK; } #define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x3fff0000 #define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16 static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val) { return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK; } #define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2 #define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00003fff #define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val) { return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK; } #define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x3fff0000 #define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16 static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val) { return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK; } #define REG_A6XX_RB_BIN_CONTROL2 0x000088d3 #define A6XX_RB_BIN_CONTROL2_BINW__MASK 0x0000003f #define A6XX_RB_BIN_CONTROL2_BINW__SHIFT 0 static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val) { return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK; } #define A6XX_RB_BIN_CONTROL2_BINH__MASK 0x00007f00 #define A6XX_RB_BIN_CONTROL2_BINH__SHIFT 8 static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val) { return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK; } #define REG_A6XX_RB_WINDOW_OFFSET2 0x000088d4 #define A6XX_RB_WINDOW_OFFSET2_X__MASK 0x00003fff #define A6XX_RB_WINDOW_OFFSET2_X__SHIFT 0 static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val) { return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK; } #define A6XX_RB_WINDOW_OFFSET2_Y__MASK 0x3fff0000 #define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT 16 static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val) { return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK; } #define REG_A6XX_RB_MSAA_CNTL 0x000088d5 #define A6XX_RB_MSAA_CNTL_SAMPLES__MASK 0x00000018 #define A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT 3 static inline uint32_t A6XX_RB_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_MSAA_CNTL_SAMPLES__MASK; } #define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6 #define A6XX_RB_BLIT_BASE_GMEM__MASK 0xfffff000 #define A6XX_RB_BLIT_BASE_GMEM__SHIFT 12 static inline uint32_t A6XX_RB_BLIT_BASE_GMEM(uint32_t val) { return ((val >> 12) << A6XX_RB_BLIT_BASE_GMEM__SHIFT) & A6XX_RB_BLIT_BASE_GMEM__MASK; } #define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003 #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val) { return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK; } #define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004 #define A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK 0x00000018 #define A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT 3 static inline uint32_t A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK; } #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060 #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK; } #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80 #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7 static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK; } #define A6XX_RB_BLIT_DST_INFO_UNK15 0x00008000 #define REG_A6XX_RB_BLIT_DST 0x000088d8 #define A6XX_RB_BLIT_DST__MASK 0xffffffff #define A6XX_RB_BLIT_DST__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_DST(uint32_t val) { return ((val) << A6XX_RB_BLIT_DST__SHIFT) & A6XX_RB_BLIT_DST__MASK; } #define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da #define A6XX_RB_BLIT_DST_PITCH__MASK 0x0000ffff #define A6XX_RB_BLIT_DST_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK; } #define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db #define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0x1fffffff #define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_BLIT_FLAG_DST 0x000088dc #define A6XX_RB_BLIT_FLAG_DST__MASK 0xffffffff #define A6XX_RB_BLIT_FLAG_DST__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_FLAG_DST(uint32_t val) { return ((val) << A6XX_RB_BLIT_FLAG_DST__SHIFT) & A6XX_RB_BLIT_FLAG_DST__MASK; } #define REG_A6XX_RB_BLIT_FLAG_DST_PITCH 0x000088de #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK 0x000007ff #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK; } #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK 0x0ffff800 #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT 11 static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH(uint32_t val) { return ((val >> 7) << A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1 #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2 #define REG_A6XX_RB_BLIT_INFO 0x000088e3 #define A6XX_RB_BLIT_INFO_UNK0 0x00000001 #define A6XX_RB_BLIT_INFO_GMEM 0x00000002 #define A6XX_RB_BLIT_INFO_SAMPLE_0 0x00000004 #define A6XX_RB_BLIT_INFO_DEPTH 0x00000008 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK 0x000000f0 #define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT 4 static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val) { return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK; } #define A6XX_RB_BLIT_INFO_UNK8__MASK 0x00000300 #define A6XX_RB_BLIT_INFO_UNK8__SHIFT 8 static inline uint32_t A6XX_RB_BLIT_INFO_UNK8(uint32_t val) { return ((val) << A6XX_RB_BLIT_INFO_UNK8__SHIFT) & A6XX_RB_BLIT_INFO_UNK8__MASK; } #define A6XX_RB_BLIT_INFO_UNK12__MASK 0x0000f000 #define A6XX_RB_BLIT_INFO_UNK12__SHIFT 12 static inline uint32_t A6XX_RB_BLIT_INFO_UNK12(uint32_t val) { return ((val) << A6XX_RB_BLIT_INFO_UNK12__SHIFT) & A6XX_RB_BLIT_INFO_UNK12__MASK; } #define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0 #define REG_A6XX_RB_UNK_FLAG_BUFFER_BASE 0x000088f1 #define A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK 0xffffffff #define A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK; } #define REG_A6XX_RB_UNK_FLAG_BUFFER_PITCH 0x000088f3 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK; } #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x00fff800 #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11 static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val) { return ((val >> 7) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_UNKNOWN_88F4 0x000088f4 #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE 0x00008900 #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK 0xffffffff #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK; } #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK 0x0000007f #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK; } #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK 0x00000700 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT 8 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8(uint32_t val) { return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK; } #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x0ffff800 #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11 static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val) { return ((val >> 7) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK; } static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; } static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t i0) { return 0x00008903 + 0x3*i0; } #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK 0xffffffff #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT 0 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t val) { return ((val) << A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK; } static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; } #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK; } #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffff800 #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11 static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val) { return ((val >> 7) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK; } #define REG_A6XX_RB_SAMPLE_COUNT_ADDR 0x00008927 #define A6XX_RB_SAMPLE_COUNT_ADDR__MASK 0xffffffff #define A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT 0 static inline uint32_t A6XX_RB_SAMPLE_COUNT_ADDR(uint32_t val) { return ((val) << A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT) & A6XX_RB_SAMPLE_COUNT_ADDR__MASK; } #define REG_A6XX_RB_UNKNOWN_8A00 0x00008a00 #define REG_A6XX_RB_UNKNOWN_8A10 0x00008a10 #define REG_A6XX_RB_UNKNOWN_8A20 0x00008a20 #define REG_A6XX_RB_UNKNOWN_8A30 0x00008a30 #define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00 #define A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK 0x00000007 #define A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT 0 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK; } #define A6XX_RB_2D_BLIT_CNTL_OVERWRITEEN 0x00000008 #define A6XX_RB_2D_BLIT_CNTL_UNK4__MASK 0x00000070 #define A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT 4 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK4(uint32_t val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK4__MASK; } #define A6XX_RB_2D_BLIT_CNTL_SOLID_COLOR 0x00000080 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00 #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK; } #define A6XX_RB_2D_BLIT_CNTL_SCISSOR 0x00010000 #define A6XX_RB_2D_BLIT_CNTL_UNK17__MASK 0x00060000 #define A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT 17 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK17(uint32_t val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK17__MASK; } #define A6XX_RB_2D_BLIT_CNTL_D24S8 0x00080000 #define A6XX_RB_2D_BLIT_CNTL_MASK__MASK 0x00f00000 #define A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT 20 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_MASK(uint32_t val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_RB_2D_BLIT_CNTL_MASK__MASK; } #define A6XX_RB_2D_BLIT_CNTL_IFMT__MASK 0x1f000000 #define A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT 24 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_IFMT__MASK; } #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000 #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29 static inline uint32_t A6XX_RB_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val) { return ((val) << A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK; } #define REG_A6XX_RB_2D_UNKNOWN_8C01 0x00008c01 #define REG_A6XX_RB_2D_DST_INFO 0x00008c17 #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK; } #define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300 #define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8 static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val) { return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK; } #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00 #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10 static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK; } #define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000 #define A6XX_RB_2D_DST_INFO_SRGB 0x00002000 #define A6XX_RB_2D_DST_INFO_SAMPLES__MASK 0x0000c000 #define A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT 14 static inline uint32_t A6XX_RB_2D_DST_INFO_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_2D_DST_INFO_SAMPLES__MASK; } #define A6XX_RB_2D_DST_INFO_FILTER 0x00010000 #define A6XX_RB_2D_DST_INFO_UNK17 0x00020000 #define A6XX_RB_2D_DST_INFO_SAMPLES_AVERAGE 0x00040000 #define A6XX_RB_2D_DST_INFO_UNK19 0x00080000 #define A6XX_RB_2D_DST_INFO_UNK20 0x00100000 #define A6XX_RB_2D_DST_INFO_UNK21 0x00200000 #define A6XX_RB_2D_DST_INFO_UNK22 0x00400000 #define A6XX_RB_2D_DST_INFO_UNK23__MASK 0x07800000 #define A6XX_RB_2D_DST_INFO_UNK23__SHIFT 23 static inline uint32_t A6XX_RB_2D_DST_INFO_UNK23(uint32_t val) { return ((val) << A6XX_RB_2D_DST_INFO_UNK23__SHIFT) & A6XX_RB_2D_DST_INFO_UNK23__MASK; } #define A6XX_RB_2D_DST_INFO_UNK28 0x10000000 #define REG_A6XX_RB_2D_DST 0x00008c18 #define A6XX_RB_2D_DST__MASK 0xffffffff #define A6XX_RB_2D_DST__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST(uint32_t val) { return ((val) << A6XX_RB_2D_DST__SHIFT) & A6XX_RB_2D_DST__MASK; } #define REG_A6XX_RB_2D_DST_PITCH 0x00008c1a #define A6XX_RB_2D_DST_PITCH__MASK 0x0000ffff #define A6XX_RB_2D_DST_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_2D_DST_PITCH__SHIFT) & A6XX_RB_2D_DST_PITCH__MASK; } #define REG_A6XX_RB_2D_DST_PLANE1 0x00008c1b #define A6XX_RB_2D_DST_PLANE1__MASK 0xffffffff #define A6XX_RB_2D_DST_PLANE1__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_PLANE1(uint32_t val) { return ((val) << A6XX_RB_2D_DST_PLANE1__SHIFT) & A6XX_RB_2D_DST_PLANE1__MASK; } #define REG_A6XX_RB_2D_DST_PLANE_PITCH 0x00008c1d #define A6XX_RB_2D_DST_PLANE_PITCH__MASK 0x0000ffff #define A6XX_RB_2D_DST_PLANE_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_PLANE_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_2D_DST_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_PLANE_PITCH__MASK; } #define REG_A6XX_RB_2D_DST_PLANE2 0x00008c1e #define A6XX_RB_2D_DST_PLANE2__MASK 0xffffffff #define A6XX_RB_2D_DST_PLANE2__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_PLANE2(uint32_t val) { return ((val) << A6XX_RB_2D_DST_PLANE2__SHIFT) & A6XX_RB_2D_DST_PLANE2__MASK; } #define REG_A6XX_RB_2D_DST_FLAGS 0x00008c20 #define A6XX_RB_2D_DST_FLAGS__MASK 0xffffffff #define A6XX_RB_2D_DST_FLAGS__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_FLAGS(uint32_t val) { return ((val) << A6XX_RB_2D_DST_FLAGS__SHIFT) & A6XX_RB_2D_DST_FLAGS__MASK; } #define REG_A6XX_RB_2D_DST_FLAGS_PITCH 0x00008c22 #define A6XX_RB_2D_DST_FLAGS_PITCH__MASK 0x000000ff #define A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PITCH__MASK; } #define REG_A6XX_RB_2D_DST_FLAGS_PLANE 0x00008c23 #define A6XX_RB_2D_DST_FLAGS_PLANE__MASK 0xffffffff #define A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE(uint32_t val) { return ((val) << A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE__MASK; } #define REG_A6XX_RB_2D_DST_FLAGS_PLANE_PITCH 0x00008c25 #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK 0x000000ff #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT 0 static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE_PITCH(uint32_t val) { return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK; } #define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c #define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d #define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e #define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f #define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01 #define REG_A6XX_RB_UNKNOWN_8E04 0x00008e04 #define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05 #define REG_A6XX_RB_CCU_CNTL 0x00008e07 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK 0xff800000 #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT 23 static inline uint32_t A6XX_RB_CCU_CNTL_COLOR_OFFSET(uint32_t val) { return ((val >> 12) << A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK; } #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK 0x001ff000 #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT 12 static inline uint32_t A6XX_RB_CCU_CNTL_DEPTH_OFFSET(uint32_t val) { return ((val >> 12) << A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK; } #define A6XX_RB_CCU_CNTL_GMEM 0x00400000 #define A6XX_RB_CCU_CNTL_UNK2 0x00000004 #define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08 #define A6XX_RB_NC_MODE_CNTL_MODE 0x00000001 #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006 #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT 1 static inline uint32_t A6XX_RB_NC_MODE_CNTL_LOWER_BIT(uint32_t val) { return ((val) << A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK; } #define A6XX_RB_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008 #define A6XX_RB_NC_MODE_CNTL_AMSBC 0x00000010 #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000400 #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT 10 static inline uint32_t A6XX_RB_NC_MODE_CNTL_UPPER_BIT(uint32_t val) { return ((val) << A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK; } #define A6XX_RB_NC_MODE_CNTL_RGB565_PREDICATOR 0x00000800 #define A6XX_RB_NC_MODE_CNTL_UNK12__MASK 0x00003000 #define A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT 12 static inline uint32_t A6XX_RB_NC_MODE_CNTL_UNK12(uint32_t val) { return ((val) << A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT) & A6XX_RB_NC_MODE_CNTL_UNK12__MASK; } static inline uint32_t REG_A6XX_RB_PERFCTR_RB_SEL(uint32_t i0) { return 0x00008e10 + 0x1*i0; } static inline uint32_t REG_A6XX_RB_PERFCTR_CCU_SEL(uint32_t i0) { return 0x00008e18 + 0x1*i0; } #define REG_A6XX_RB_UNKNOWN_8E28 0x00008e28 static inline uint32_t REG_A6XX_RB_PERFCTR_CMP_SEL(uint32_t i0) { return 0x00008e2c + 0x1*i0; } #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_HOST 0x00008e3b #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d #define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50 #define REG_A6XX_RB_UNKNOWN_8E51 0x00008e51 #define A6XX_RB_UNKNOWN_8E51__MASK 0xffffffff #define A6XX_RB_UNKNOWN_8E51__SHIFT 0 static inline uint32_t A6XX_RB_UNKNOWN_8E51(uint32_t val) { return ((val) << A6XX_RB_UNKNOWN_8E51__SHIFT) & A6XX_RB_UNKNOWN_8E51__MASK; } #define REG_A6XX_VPC_GS_PARAM 0x00009100 #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK 0x000000ff #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT 0 static inline uint32_t A6XX_VPC_GS_PARAM_LINELENGTHLOC(uint32_t val) { return ((val) << A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT) & A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK; } #define REG_A6XX_VPC_VS_CLIP_CNTL 0x00009101 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK; } #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val) { return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK; } #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000 #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16 static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val) { return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK; } #define REG_A6XX_VPC_GS_CLIP_CNTL 0x00009102 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK; } #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val) { return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK; } #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000 #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16 static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val) { return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK; } #define REG_A6XX_VPC_DS_CLIP_CNTL 0x00009103 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT 0 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK; } #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val) { return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK; } #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000 #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16 static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val) { return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK; } #define REG_A6XX_VPC_VS_LAYER_CNTL 0x00009104 #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT 0 static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_LAYERLOC(uint32_t val) { return ((val) << A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK; } #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00 #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT 8 static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_VIEWLOC(uint32_t val) { return ((val) << A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK; } #define REG_A6XX_VPC_GS_LAYER_CNTL 0x00009105 #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT 0 static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_LAYERLOC(uint32_t val) { return ((val) << A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK; } #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00 #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT 8 static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_VIEWLOC(uint32_t val) { return ((val) << A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK; } #define REG_A6XX_VPC_DS_LAYER_CNTL 0x00009106 #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT 0 static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_LAYERLOC(uint32_t val) { return ((val) << A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK; } #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00 #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT 8 static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_VIEWLOC(uint32_t val) { return ((val) << A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK; } #define REG_A6XX_VPC_UNKNOWN_9107 0x00009107 #define A6XX_VPC_UNKNOWN_9107_RASTER_DISCARD 0x00000001 #define A6XX_VPC_UNKNOWN_9107_UNK2 0x00000004 #define REG_A6XX_VPC_POLYGON_MODE 0x00009108 #define A6XX_VPC_POLYGON_MODE_MODE__MASK 0x00000003 #define A6XX_VPC_POLYGON_MODE_MODE__SHIFT 0 static inline uint32_t A6XX_VPC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val) { return ((val) << A6XX_VPC_POLYGON_MODE_MODE__SHIFT) & A6XX_VPC_POLYGON_MODE_MODE__MASK; } static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; } static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; } static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; } static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; } #define REG_A6XX_VPC_UNKNOWN_9210 0x00009210 #define REG_A6XX_VPC_UNKNOWN_9211 0x00009211 static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; } static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; } #define REG_A6XX_VPC_SO_CNTL 0x00009216 #define A6XX_VPC_SO_CNTL_ADDR__MASK 0x000000ff #define A6XX_VPC_SO_CNTL_ADDR__SHIFT 0 static inline uint32_t A6XX_VPC_SO_CNTL_ADDR(uint32_t val) { return ((val) << A6XX_VPC_SO_CNTL_ADDR__SHIFT) & A6XX_VPC_SO_CNTL_ADDR__MASK; } #define A6XX_VPC_SO_CNTL_RESET 0x00010000 #define REG_A6XX_VPC_SO_PROG 0x00009217 #define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003 #define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0 static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val) { return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK; } #define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc #define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2 static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val) { return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK; } #define A6XX_VPC_SO_PROG_A_EN 0x00000800 #define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000 #define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12 static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val) { return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK; } #define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000 #define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14 static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val) { return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK; } #define A6XX_VPC_SO_PROG_B_EN 0x00800000 #define REG_A6XX_VPC_SO_STREAM_COUNTS 0x00009218 #define A6XX_VPC_SO_STREAM_COUNTS__MASK 0xffffffff #define A6XX_VPC_SO_STREAM_COUNTS__SHIFT 0 static inline uint32_t A6XX_VPC_SO_STREAM_COUNTS(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_COUNTS__SHIFT) & A6XX_VPC_SO_STREAM_COUNTS__MASK; } static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; } static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE(uint32_t i0) { return 0x0000921a + 0x7*i0; } #define A6XX_VPC_SO_BUFFER_BASE__MASK 0xffffffff #define A6XX_VPC_SO_BUFFER_BASE__SHIFT 0 static inline uint32_t A6XX_VPC_SO_BUFFER_BASE(uint32_t val) { return ((val) << A6XX_VPC_SO_BUFFER_BASE__SHIFT) & A6XX_VPC_SO_BUFFER_BASE__MASK; } static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; } #define A6XX_VPC_SO_BUFFER_SIZE__MASK 0xfffffffc #define A6XX_VPC_SO_BUFFER_SIZE__SHIFT 2 static inline uint32_t A6XX_VPC_SO_BUFFER_SIZE(uint32_t val) { return ((val >> 2) << A6XX_VPC_SO_BUFFER_SIZE__SHIFT) & A6XX_VPC_SO_BUFFER_SIZE__MASK; } static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; } static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; } #define A6XX_VPC_SO_BUFFER_OFFSET__MASK 0xfffffffc #define A6XX_VPC_SO_BUFFER_OFFSET__SHIFT 2 static inline uint32_t A6XX_VPC_SO_BUFFER_OFFSET(uint32_t val) { return ((val >> 2) << A6XX_VPC_SO_BUFFER_OFFSET__SHIFT) & A6XX_VPC_SO_BUFFER_OFFSET__MASK; } static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE(uint32_t i0) { return 0x0000921f + 0x7*i0; } #define A6XX_VPC_SO_FLUSH_BASE__MASK 0xffffffff #define A6XX_VPC_SO_FLUSH_BASE__SHIFT 0 static inline uint32_t A6XX_VPC_SO_FLUSH_BASE(uint32_t val) { return ((val) << A6XX_VPC_SO_FLUSH_BASE__SHIFT) & A6XX_VPC_SO_FLUSH_BASE__MASK; } #define REG_A6XX_VPC_POINT_COORD_INVERT 0x00009236 #define A6XX_VPC_POINT_COORD_INVERT_INVERT 0x00000001 #define REG_A6XX_VPC_UNKNOWN_9300 0x00009300 #define REG_A6XX_VPC_VS_PACK 0x00009301 #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_VPC_VS_PACK_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK; } #define A6XX_VPC_VS_PACK_POSITIONLOC__MASK 0x0000ff00 #define A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT 8 static inline uint32_t A6XX_VPC_VS_PACK_POSITIONLOC(uint32_t val) { return ((val) << A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_VS_PACK_POSITIONLOC__MASK; } #define A6XX_VPC_VS_PACK_PSIZELOC__MASK 0x00ff0000 #define A6XX_VPC_VS_PACK_PSIZELOC__SHIFT 16 static inline uint32_t A6XX_VPC_VS_PACK_PSIZELOC(uint32_t val) { return ((val) << A6XX_VPC_VS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_VS_PACK_PSIZELOC__MASK; } #define A6XX_VPC_VS_PACK_EXTRAPOS__MASK 0x0f000000 #define A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT 24 static inline uint32_t A6XX_VPC_VS_PACK_EXTRAPOS(uint32_t val) { return ((val) << A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_VS_PACK_EXTRAPOS__MASK; } #define REG_A6XX_VPC_GS_PACK 0x00009302 #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_VPC_GS_PACK_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK; } #define A6XX_VPC_GS_PACK_POSITIONLOC__MASK 0x0000ff00 #define A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT 8 static inline uint32_t A6XX_VPC_GS_PACK_POSITIONLOC(uint32_t val) { return ((val) << A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_GS_PACK_POSITIONLOC__MASK; } #define A6XX_VPC_GS_PACK_PSIZELOC__MASK 0x00ff0000 #define A6XX_VPC_GS_PACK_PSIZELOC__SHIFT 16 static inline uint32_t A6XX_VPC_GS_PACK_PSIZELOC(uint32_t val) { return ((val) << A6XX_VPC_GS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_GS_PACK_PSIZELOC__MASK; } #define A6XX_VPC_GS_PACK_EXTRAPOS__MASK 0x0f000000 #define A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT 24 static inline uint32_t A6XX_VPC_GS_PACK_EXTRAPOS(uint32_t val) { return ((val) << A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_GS_PACK_EXTRAPOS__MASK; } #define REG_A6XX_VPC_DS_PACK 0x00009303 #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_VPC_DS_PACK_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK; } #define A6XX_VPC_DS_PACK_POSITIONLOC__MASK 0x0000ff00 #define A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT 8 static inline uint32_t A6XX_VPC_DS_PACK_POSITIONLOC(uint32_t val) { return ((val) << A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_DS_PACK_POSITIONLOC__MASK; } #define A6XX_VPC_DS_PACK_PSIZELOC__MASK 0x00ff0000 #define A6XX_VPC_DS_PACK_PSIZELOC__SHIFT 16 static inline uint32_t A6XX_VPC_DS_PACK_PSIZELOC(uint32_t val) { return ((val) << A6XX_VPC_DS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_DS_PACK_PSIZELOC__MASK; } #define A6XX_VPC_DS_PACK_EXTRAPOS__MASK 0x0f000000 #define A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT 24 static inline uint32_t A6XX_VPC_DS_PACK_EXTRAPOS(uint32_t val) { return ((val) << A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_DS_PACK_EXTRAPOS__MASK; } #define REG_A6XX_VPC_CNTL_0 0x00009304 #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0 static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val) { return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK; } #define A6XX_VPC_CNTL_0_PRIMIDLOC__MASK 0x0000ff00 #define A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT 8 static inline uint32_t A6XX_VPC_CNTL_0_PRIMIDLOC(uint32_t val) { return ((val) << A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT) & A6XX_VPC_CNTL_0_PRIMIDLOC__MASK; } #define A6XX_VPC_CNTL_0_VARYING 0x00010000 #define A6XX_VPC_CNTL_0_VIEWIDLOC__MASK 0xff000000 #define A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT 24 static inline uint32_t A6XX_VPC_CNTL_0_VIEWIDLOC(uint32_t val) { return ((val) << A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT) & A6XX_VPC_CNTL_0_VIEWIDLOC__MASK; } #define REG_A6XX_VPC_SO_STREAM_CNTL 0x00009305 #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK 0x00000007 #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT 0 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK; } #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK 0x00000038 #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT 3 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK; } #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK 0x000001c0 #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT 6 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK; } #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK 0x00000e00 #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT 9 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK; } #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK 0x00078000 #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT 15 static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val) { return ((val) << A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK; } #define REG_A6XX_VPC_SO_DISABLE 0x00009306 #define A6XX_VPC_SO_DISABLE_DISABLE 0x00000001 #define REG_A6XX_VPC_UNKNOWN_9600 0x00009600 #define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601 #define REG_A6XX_VPC_UNKNOWN_9602 0x00009602 #define REG_A6XX_VPC_UNKNOWN_9603 0x00009603 static inline uint32_t REG_A6XX_VPC_PERFCTR_VPC_SEL(uint32_t i0) { return 0x00009604 + 0x1*i0; } #define REG_A6XX_PC_TESS_NUM_VERTEX 0x00009800 #define REG_A6XX_PC_HS_INPUT_SIZE 0x00009801 #define A6XX_PC_HS_INPUT_SIZE_SIZE__MASK 0x000007ff #define A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT 0 static inline uint32_t A6XX_PC_HS_INPUT_SIZE_SIZE(uint32_t val) { return ((val) << A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT) & A6XX_PC_HS_INPUT_SIZE_SIZE__MASK; } #define A6XX_PC_HS_INPUT_SIZE_UNK13__MASK 0x00002000 #define A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT 13 static inline uint32_t A6XX_PC_HS_INPUT_SIZE_UNK13(uint32_t val) { return ((val) << A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT) & A6XX_PC_HS_INPUT_SIZE_UNK13__MASK; } #define REG_A6XX_PC_TESS_CNTL 0x00009802 #define A6XX_PC_TESS_CNTL_SPACING__MASK 0x00000003 #define A6XX_PC_TESS_CNTL_SPACING__SHIFT 0 static inline uint32_t A6XX_PC_TESS_CNTL_SPACING(enum a6xx_tess_spacing val) { return ((val) << A6XX_PC_TESS_CNTL_SPACING__SHIFT) & A6XX_PC_TESS_CNTL_SPACING__MASK; } #define A6XX_PC_TESS_CNTL_OUTPUT__MASK 0x0000000c #define A6XX_PC_TESS_CNTL_OUTPUT__SHIFT 2 static inline uint32_t A6XX_PC_TESS_CNTL_OUTPUT(enum a6xx_tess_output val) { return ((val) << A6XX_PC_TESS_CNTL_OUTPUT__SHIFT) & A6XX_PC_TESS_CNTL_OUTPUT__MASK; } #define REG_A6XX_PC_RESTART_INDEX 0x00009803 #define REG_A6XX_PC_MODE_CNTL 0x00009804 #define REG_A6XX_PC_POWER_CNTL 0x00009805 #define REG_A6XX_PC_PRIMID_PASSTHRU 0x00009806 #define REG_A6XX_PC_SO_STREAM_CNTL 0x00009808 #define A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE 0x00008000 #define REG_A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL 0x0000980a #define A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001 #define REG_A6XX_PC_DRAW_CMD 0x00009840 #define A6XX_PC_DRAW_CMD_STATE_ID__MASK 0x000000ff #define A6XX_PC_DRAW_CMD_STATE_ID__SHIFT 0 static inline uint32_t A6XX_PC_DRAW_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_PC_DRAW_CMD_STATE_ID__SHIFT) & A6XX_PC_DRAW_CMD_STATE_ID__MASK; } #define REG_A6XX_PC_DISPATCH_CMD 0x00009841 #define A6XX_PC_DISPATCH_CMD_STATE_ID__MASK 0x000000ff #define A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT 0 static inline uint32_t A6XX_PC_DISPATCH_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_PC_DISPATCH_CMD_STATE_ID__MASK; } #define REG_A6XX_PC_EVENT_CMD 0x00009842 #define A6XX_PC_EVENT_CMD_STATE_ID__MASK 0x00ff0000 #define A6XX_PC_EVENT_CMD_STATE_ID__SHIFT 16 static inline uint32_t A6XX_PC_EVENT_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_PC_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_EVENT_CMD_STATE_ID__MASK; } #define A6XX_PC_EVENT_CMD_EVENT__MASK 0x0000007f #define A6XX_PC_EVENT_CMD_EVENT__SHIFT 0 static inline uint32_t A6XX_PC_EVENT_CMD_EVENT(enum vgt_event_type val) { return ((val) << A6XX_PC_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_EVENT_CMD_EVENT__MASK; } #define REG_A6XX_PC_MARKER 0x00009880 #define REG_A6XX_PC_POLYGON_MODE 0x00009981 #define A6XX_PC_POLYGON_MODE_MODE__MASK 0x00000003 #define A6XX_PC_POLYGON_MODE_MODE__SHIFT 0 static inline uint32_t A6XX_PC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val) { return ((val) << A6XX_PC_POLYGON_MODE_MODE__SHIFT) & A6XX_PC_POLYGON_MODE_MODE__MASK; } #define REG_A6XX_PC_RASTER_CNTL 0x00009980 #define A6XX_PC_RASTER_CNTL_STREAM__MASK 0x00000003 #define A6XX_PC_RASTER_CNTL_STREAM__SHIFT 0 static inline uint32_t A6XX_PC_RASTER_CNTL_STREAM(uint32_t val) { return ((val) << A6XX_PC_RASTER_CNTL_STREAM__SHIFT) & A6XX_PC_RASTER_CNTL_STREAM__MASK; } #define A6XX_PC_RASTER_CNTL_DISCARD 0x00000004 #define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00 #define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001 #define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002 #define A6XX_PC_PRIMITIVE_CNTL_0_TESS_UPPER_LEFT_DOMAIN_ORIGIN 0x00000004 #define A6XX_PC_PRIMITIVE_CNTL_0_UNK3 0x00000008 #define REG_A6XX_PC_VS_OUT_CNTL 0x00009b01 #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK; } #define A6XX_PC_VS_OUT_CNTL_PSIZE 0x00000100 #define A6XX_PC_VS_OUT_CNTL_LAYER 0x00000200 #define A6XX_PC_VS_OUT_CNTL_VIEW 0x00000400 #define A6XX_PC_VS_OUT_CNTL_PRIMITIVE_ID 0x00000800 #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000 #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT 16 static inline uint32_t A6XX_PC_VS_OUT_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK; } #define REG_A6XX_PC_GS_OUT_CNTL 0x00009b02 #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK; } #define A6XX_PC_GS_OUT_CNTL_PSIZE 0x00000100 #define A6XX_PC_GS_OUT_CNTL_LAYER 0x00000200 #define A6XX_PC_GS_OUT_CNTL_VIEW 0x00000400 #define A6XX_PC_GS_OUT_CNTL_PRIMITIVE_ID 0x00000800 #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000 #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT 16 static inline uint32_t A6XX_PC_GS_OUT_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK; } #define REG_A6XX_PC_HS_OUT_CNTL 0x00009b03 #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK; } #define A6XX_PC_HS_OUT_CNTL_PSIZE 0x00000100 #define A6XX_PC_HS_OUT_CNTL_LAYER 0x00000200 #define A6XX_PC_HS_OUT_CNTL_VIEW 0x00000400 #define A6XX_PC_HS_OUT_CNTL_PRIMITIVE_ID 0x00000800 #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000 #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT 16 static inline uint32_t A6XX_PC_HS_OUT_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK; } #define REG_A6XX_PC_DS_OUT_CNTL 0x00009b04 #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK; } #define A6XX_PC_DS_OUT_CNTL_PSIZE 0x00000100 #define A6XX_PC_DS_OUT_CNTL_LAYER 0x00000200 #define A6XX_PC_DS_OUT_CNTL_VIEW 0x00000400 #define A6XX_PC_DS_OUT_CNTL_PRIMITIVE_ID 0x00000800 #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000 #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT 16 static inline uint32_t A6XX_PC_DS_OUT_CNTL_CLIP_MASK(uint32_t val) { return ((val) << A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK; } #define REG_A6XX_PC_PRIMITIVE_CNTL_5 0x00009b05 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK 0x000000ff #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT 0 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT(uint32_t val) { return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK; } #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK 0x00007c00 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT 10 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS(uint32_t val) { return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK; } #define A6XX_PC_PRIMITIVE_CNTL_5_LINELENGTHEN 0x00008000 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK 0x00030000 #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT 16 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT(enum a6xx_tess_output val) { return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK; } #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK 0x00040000 #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT 18 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_UNK18(uint32_t val) { return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK; } #define REG_A6XX_PC_PRIMITIVE_CNTL_6 0x00009b06 #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK 0x000007ff #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT 0 static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC(uint32_t val) { return ((val) << A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK; } #define REG_A6XX_PC_MULTIVIEW_CNTL 0x00009b07 #define A6XX_PC_MULTIVIEW_CNTL_ENABLE 0x00000001 #define A6XX_PC_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002 #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT 2 static inline uint32_t A6XX_PC_MULTIVIEW_CNTL_VIEWS(uint32_t val) { return ((val) << A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK; } #define REG_A6XX_PC_MULTIVIEW_MASK 0x00009b08 #define REG_A6XX_PC_2D_EVENT_CMD 0x00009c00 #define A6XX_PC_2D_EVENT_CMD_EVENT__MASK 0x0000007f #define A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT 0 static inline uint32_t A6XX_PC_2D_EVENT_CMD_EVENT(enum vgt_event_type val) { return ((val) << A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_2D_EVENT_CMD_EVENT__MASK; } #define A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00 #define A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT 8 static inline uint32_t A6XX_PC_2D_EVENT_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK; } #define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00 #define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01 #define REG_A6XX_PC_DRAW_INDX_BASE 0x00009e04 #define REG_A6XX_PC_DRAW_FIRST_INDX 0x00009e06 #define REG_A6XX_PC_DRAW_MAX_INDICES 0x00009e07 #define REG_A6XX_PC_TESSFACTOR_ADDR 0x00009e08 #define A6XX_PC_TESSFACTOR_ADDR__MASK 0xffffffff #define A6XX_PC_TESSFACTOR_ADDR__SHIFT 0 static inline uint32_t A6XX_PC_TESSFACTOR_ADDR(uint32_t val) { return ((val) << A6XX_PC_TESSFACTOR_ADDR__SHIFT) & A6XX_PC_TESSFACTOR_ADDR__MASK; } #define REG_A6XX_PC_DRAW_INITIATOR 0x00009e0b #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0 static inline uint32_t A6XX_PC_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val) { return ((val) << A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK; } #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0 #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6 static inline uint32_t A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val) { return ((val) << A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK; } #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK 0x00000300 #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT 8 static inline uint32_t A6XX_PC_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val) { return ((val) << A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT) & A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK; } #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000c00 #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT 10 static inline uint32_t A6XX_PC_DRAW_INITIATOR_INDEX_SIZE(enum a4xx_index_size val) { return ((val) << A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK; } #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK 0x00003000 #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT 12 static inline uint32_t A6XX_PC_DRAW_INITIATOR_PATCH_TYPE(enum a6xx_patch_type val) { return ((val) << A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK; } #define A6XX_PC_DRAW_INITIATOR_GS_ENABLE 0x00010000 #define A6XX_PC_DRAW_INITIATOR_TESS_ENABLE 0x00020000 #define REG_A6XX_PC_DRAW_NUM_INSTANCES 0x00009e0c #define REG_A6XX_PC_DRAW_NUM_INDICES 0x00009e0d #define REG_A6XX_PC_VSTREAM_CONTROL 0x00009e11 #define A6XX_PC_VSTREAM_CONTROL_UNK0__MASK 0x0000ffff #define A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT 0 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_UNK0(uint32_t val) { return ((val) << A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT) & A6XX_PC_VSTREAM_CONTROL_UNK0__MASK; } #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK 0x003f0000 #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT 16 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_SIZE(uint32_t val) { return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK; } #define A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK 0x07c00000 #define A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT 22 static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_N(uint32_t val) { return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK; } #define REG_A6XX_PC_BIN_PRIM_STRM 0x00009e12 #define A6XX_PC_BIN_PRIM_STRM__MASK 0xffffffff #define A6XX_PC_BIN_PRIM_STRM__SHIFT 0 static inline uint32_t A6XX_PC_BIN_PRIM_STRM(uint32_t val) { return ((val) << A6XX_PC_BIN_PRIM_STRM__SHIFT) & A6XX_PC_BIN_PRIM_STRM__MASK; } #define REG_A6XX_PC_BIN_DRAW_STRM 0x00009e14 #define A6XX_PC_BIN_DRAW_STRM__MASK 0xffffffff #define A6XX_PC_BIN_DRAW_STRM__SHIFT 0 static inline uint32_t A6XX_PC_BIN_DRAW_STRM(uint32_t val) { return ((val) << A6XX_PC_BIN_DRAW_STRM__SHIFT) & A6XX_PC_BIN_DRAW_STRM__MASK; } #define REG_A6XX_PC_VISIBILITY_OVERRIDE 0x00009e1c #define A6XX_PC_VISIBILITY_OVERRIDE_OVERRIDE 0x00000001 static inline uint32_t REG_A6XX_PC_PERFCTR_PC_SEL(uint32_t i0) { return 0x00009e34 + 0x1*i0; } #define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72 #define REG_A6XX_VFD_CONTROL_0 0x0000a000 #define A6XX_VFD_CONTROL_0_FETCH_CNT__MASK 0x0000003f #define A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_0_FETCH_CNT(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT) & A6XX_VFD_CONTROL_0_FETCH_CNT__MASK; } #define A6XX_VFD_CONTROL_0_DECODE_CNT__MASK 0x00003f00 #define A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT 8 static inline uint32_t A6XX_VFD_CONTROL_0_DECODE_CNT(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT) & A6XX_VFD_CONTROL_0_DECODE_CNT__MASK; } #define REG_A6XX_VFD_CONTROL_1 0x0000a001 #define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff #define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK; } #define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00 #define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK; } #define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000 #define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK; } #define A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK 0xff000000 #define A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT 24 static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VIEWID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK; } #define REG_A6XX_VFD_CONTROL_2 0x0000a002 #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK 0x000000ff #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK; } #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK 0x0000ff00 #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT 8 static inline uint32_t A6XX_VFD_CONTROL_2_REGID_INVOCATIONID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK; } #define REG_A6XX_VFD_CONTROL_3 0x0000a003 #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK 0x000000ff #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSPRIMID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK; } #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK 0x0000ff00 #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT 8 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK; } #define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000 #define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK; } #define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000 #define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24 static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK; } #define REG_A6XX_VFD_CONTROL_4 0x0000a004 #define A6XX_VFD_CONTROL_4_UNK0__MASK 0x000000ff #define A6XX_VFD_CONTROL_4_UNK0__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_4_UNK0(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_4_UNK0__SHIFT) & A6XX_VFD_CONTROL_4_UNK0__MASK; } #define REG_A6XX_VFD_CONTROL_5 0x0000a005 #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK 0x000000ff #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT 0 static inline uint32_t A6XX_VFD_CONTROL_5_REGID_GSHEADER(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT) & A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK; } #define A6XX_VFD_CONTROL_5_UNK8__MASK 0x0000ff00 #define A6XX_VFD_CONTROL_5_UNK8__SHIFT 8 static inline uint32_t A6XX_VFD_CONTROL_5_UNK8(uint32_t val) { return ((val) << A6XX_VFD_CONTROL_5_UNK8__SHIFT) & A6XX_VFD_CONTROL_5_UNK8__MASK; } #define REG_A6XX_VFD_CONTROL_6 0x0000a006 #define A6XX_VFD_CONTROL_6_PRIMID_PASSTHRU 0x00000001 #define REG_A6XX_VFD_MODE_CNTL 0x0000a007 #define A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK 0x00000007 #define A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT 0 static inline uint32_t A6XX_VFD_MODE_CNTL_RENDER_MODE(enum a6xx_render_mode val) { return ((val) << A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT) & A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK; } #define REG_A6XX_VFD_MULTIVIEW_CNTL 0x0000a008 #define A6XX_VFD_MULTIVIEW_CNTL_ENABLE 0x00000001 #define A6XX_VFD_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002 #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT 2 static inline uint32_t A6XX_VFD_MULTIVIEW_CNTL_VIEWS(uint32_t val) { return ((val) << A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK; } #define REG_A6XX_VFD_ADD_OFFSET 0x0000a009 #define A6XX_VFD_ADD_OFFSET_VERTEX 0x00000001 #define A6XX_VFD_ADD_OFFSET_INSTANCE 0x00000002 #define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e #define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; } static inline uint32_t REG_A6XX_VFD_FETCH_BASE(uint32_t i0) { return 0x0000a010 + 0x4*i0; } #define A6XX_VFD_FETCH_BASE__MASK 0xffffffff #define A6XX_VFD_FETCH_BASE__SHIFT 0 static inline uint32_t A6XX_VFD_FETCH_BASE(uint32_t val) { return ((val) << A6XX_VFD_FETCH_BASE__SHIFT) & A6XX_VFD_FETCH_BASE__MASK; } static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; } static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; } static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; } static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; } #define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f #define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0 static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val) { return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK; } #define A6XX_VFD_DECODE_INSTR_OFFSET__MASK 0x0001ffe0 #define A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT 5 static inline uint32_t A6XX_VFD_DECODE_INSTR_OFFSET(uint32_t val) { return ((val) << A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT) & A6XX_VFD_DECODE_INSTR_OFFSET__MASK; } #define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000 #define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000 #define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20 static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK; } #define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000 #define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28 static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK; } #define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000 #define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000 static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; } static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; } static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; } #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val) { return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK; } #define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0 #define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4 static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val) { return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK; } #define REG_A6XX_VFD_POWER_CNTL 0x0000a0f8 #define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601 static inline uint32_t REG_A6XX_VFD_PERFCTR_VFD_SEL(uint32_t i0) { return 0x0000a610 + 0x1*i0; } #define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800 #define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x00100000 #define A6XX_SP_VS_CTRL_REG0_UNK21 0x00200000 #define A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_VS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_VS_BRANCH_COND 0x0000a801 #define REG_A6XX_SP_VS_PRIMITIVE_CNTL 0x0000a802 #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT 0 static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_OUT(uint32_t val) { return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK; } #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0 #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6 static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val) { return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK; } static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; } #define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff #define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0 static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val) { return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK; } #define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00 #define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8 static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK; } #define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000 #define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16 static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val) { return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK; } #define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000 #define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24 static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK; } static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; } #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val) { return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK; } #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val) { return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK; } #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val) { return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK; } #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000 #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24 static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val) { return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK; } #define REG_A6XX_SP_VS_OBJ_FIRST_EXEC_OFFSET 0x0000a81b #define REG_A6XX_SP_VS_OBJ_START 0x0000a81c #define A6XX_SP_VS_OBJ_START__MASK 0xffffffff #define A6XX_SP_VS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_VS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_VS_OBJ_START__SHIFT) & A6XX_SP_VS_OBJ_START__MASK; } #define REG_A6XX_SP_VS_PVT_MEM_PARAM 0x0000a81e #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_VS_PVT_MEM_ADDR 0x0000a81f #define A6XX_SP_VS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_VS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_VS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_VS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_VS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_VS_PVT_MEM_SIZE 0x0000a821 #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_VS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822 #define REG_A6XX_SP_VS_CONFIG 0x0000a823 #define A6XX_SP_VS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_VS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_VS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_VS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_VS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK; } #define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK; } #define A6XX_SP_VS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_VS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_VS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_VS_CONFIG_NIBO__SHIFT) & A6XX_SP_VS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_VS_INSTRLEN 0x0000a824 #define REG_A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET 0x0000a825 #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830 #define A6XX_SP_HS_CTRL_REG0_UNK20 0x00100000 #define A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_HS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_HS_WAVE_INPUT_SIZE 0x0000a831 #define REG_A6XX_SP_HS_BRANCH_COND 0x0000a832 #define REG_A6XX_SP_HS_OBJ_FIRST_EXEC_OFFSET 0x0000a833 #define REG_A6XX_SP_HS_OBJ_START 0x0000a834 #define A6XX_SP_HS_OBJ_START__MASK 0xffffffff #define A6XX_SP_HS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_HS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_HS_OBJ_START__SHIFT) & A6XX_SP_HS_OBJ_START__MASK; } #define REG_A6XX_SP_HS_PVT_MEM_PARAM 0x0000a836 #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_HS_PVT_MEM_ADDR 0x0000a837 #define A6XX_SP_HS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_HS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_HS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_HS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_HS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_HS_PVT_MEM_SIZE 0x0000a839 #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_HS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a #define REG_A6XX_SP_HS_CONFIG 0x0000a83b #define A6XX_SP_HS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_HS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_HS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_HS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_HS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK; } #define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK; } #define A6XX_SP_HS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_HS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_HS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_HS_CONFIG_NIBO__SHIFT) & A6XX_SP_HS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c #define REG_A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET 0x0000a83d #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840 #define A6XX_SP_DS_CTRL_REG0_MERGEDREGS 0x00100000 #define A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_DS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_DS_BRANCH_COND 0x0000a841 #define REG_A6XX_SP_DS_PRIMITIVE_CNTL 0x0000a842 #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT 0 static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_OUT(uint32_t val) { return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK; } #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0 #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6 static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val) { return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK; } static inline uint32_t REG_A6XX_SP_DS_OUT(uint32_t i0) { return 0x0000a843 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000a843 + 0x1*i0; } #define A6XX_SP_DS_OUT_REG_A_REGID__MASK 0x000000ff #define A6XX_SP_DS_OUT_REG_A_REGID__SHIFT 0 static inline uint32_t A6XX_SP_DS_OUT_REG_A_REGID(uint32_t val) { return ((val) << A6XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_A_REGID__MASK; } #define A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK 0x00000f00 #define A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT 8 static inline uint32_t A6XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK; } #define A6XX_SP_DS_OUT_REG_B_REGID__MASK 0x00ff0000 #define A6XX_SP_DS_OUT_REG_B_REGID__SHIFT 16 static inline uint32_t A6XX_SP_DS_OUT_REG_B_REGID(uint32_t val) { return ((val) << A6XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_B_REGID__MASK; } #define A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK 0x0f000000 #define A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT 24 static inline uint32_t A6XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK; } static inline uint32_t REG_A6XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000a853 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000a853 + 0x1*i0; } #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT 0 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val) { return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK; } #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT 8 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val) { return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK; } #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT 16 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val) { return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK; } #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK 0xff000000 #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT 24 static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val) { return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK; } #define REG_A6XX_SP_DS_OBJ_FIRST_EXEC_OFFSET 0x0000a85b #define REG_A6XX_SP_DS_OBJ_START 0x0000a85c #define A6XX_SP_DS_OBJ_START__MASK 0xffffffff #define A6XX_SP_DS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_DS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_DS_OBJ_START__SHIFT) & A6XX_SP_DS_OBJ_START__MASK; } #define REG_A6XX_SP_DS_PVT_MEM_PARAM 0x0000a85e #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_DS_PVT_MEM_ADDR 0x0000a85f #define A6XX_SP_DS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_DS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_DS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_DS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_DS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_DS_PVT_MEM_SIZE 0x0000a861 #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_DS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862 #define REG_A6XX_SP_DS_CONFIG 0x0000a863 #define A6XX_SP_DS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_DS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_DS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_DS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_DS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK; } #define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK; } #define A6XX_SP_DS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_DS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_DS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_DS_CONFIG_NIBO__SHIFT) & A6XX_SP_DS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_DS_INSTRLEN 0x0000a864 #define REG_A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET 0x0000a865 #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870 #define A6XX_SP_GS_CTRL_REG0_UNK20 0x00100000 #define A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_GS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_GS_PRIM_SIZE 0x0000a871 #define REG_A6XX_SP_GS_BRANCH_COND 0x0000a872 #define REG_A6XX_SP_GS_PRIMITIVE_CNTL 0x0000a873 #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT 0 static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_OUT(uint32_t val) { return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK; } #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0 #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6 static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val) { return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK; } static inline uint32_t REG_A6XX_SP_GS_OUT(uint32_t i0) { return 0x0000a874 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_GS_OUT_REG(uint32_t i0) { return 0x0000a874 + 0x1*i0; } #define A6XX_SP_GS_OUT_REG_A_REGID__MASK 0x000000ff #define A6XX_SP_GS_OUT_REG_A_REGID__SHIFT 0 static inline uint32_t A6XX_SP_GS_OUT_REG_A_REGID(uint32_t val) { return ((val) << A6XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_A_REGID__MASK; } #define A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK 0x00000f00 #define A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT 8 static inline uint32_t A6XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK; } #define A6XX_SP_GS_OUT_REG_B_REGID__MASK 0x00ff0000 #define A6XX_SP_GS_OUT_REG_B_REGID__SHIFT 16 static inline uint32_t A6XX_SP_GS_OUT_REG_B_REGID(uint32_t val) { return ((val) << A6XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_B_REGID__MASK; } #define A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK 0x0f000000 #define A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT 24 static inline uint32_t A6XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val) { return ((val) << A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK; } static inline uint32_t REG_A6XX_SP_GS_VPC_DST(uint32_t i0) { return 0x0000a884 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x0000a884 + 0x1*i0; } #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT 0 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val) { return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK; } #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT 8 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val) { return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK; } #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT 16 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val) { return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK; } #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK 0xff000000 #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT 24 static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val) { return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK; } #define REG_A6XX_SP_GS_OBJ_FIRST_EXEC_OFFSET 0x0000a88c #define REG_A6XX_SP_GS_OBJ_START 0x0000a88d #define A6XX_SP_GS_OBJ_START__MASK 0xffffffff #define A6XX_SP_GS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_GS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_GS_OBJ_START__SHIFT) & A6XX_SP_GS_OBJ_START__MASK; } #define REG_A6XX_SP_GS_PVT_MEM_PARAM 0x0000a88f #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_GS_PVT_MEM_ADDR 0x0000a890 #define A6XX_SP_GS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_GS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_GS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_GS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_GS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_GS_PVT_MEM_SIZE 0x0000a892 #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_GS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893 #define REG_A6XX_SP_GS_CONFIG 0x0000a894 #define A6XX_SP_GS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_GS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_GS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_GS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_GS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK; } #define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK; } #define A6XX_SP_GS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_GS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_GS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_GS_CONFIG_NIBO__SHIFT) & A6XX_SP_GS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_GS_INSTRLEN 0x0000a895 #define REG_A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET 0x0000a896 #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_VS_TEX_SAMP 0x0000a8a0 #define A6XX_SP_VS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_VS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_VS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_VS_TEX_SAMP__SHIFT) & A6XX_SP_VS_TEX_SAMP__MASK; } #define REG_A6XX_SP_HS_TEX_SAMP 0x0000a8a2 #define A6XX_SP_HS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_HS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_HS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_HS_TEX_SAMP__SHIFT) & A6XX_SP_HS_TEX_SAMP__MASK; } #define REG_A6XX_SP_DS_TEX_SAMP 0x0000a8a4 #define A6XX_SP_DS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_DS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_DS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_DS_TEX_SAMP__SHIFT) & A6XX_SP_DS_TEX_SAMP__MASK; } #define REG_A6XX_SP_GS_TEX_SAMP 0x0000a8a6 #define A6XX_SP_GS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_GS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_GS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_GS_TEX_SAMP__SHIFT) & A6XX_SP_GS_TEX_SAMP__MASK; } #define REG_A6XX_SP_VS_TEX_CONST 0x0000a8a8 #define A6XX_SP_VS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_VS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_VS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_VS_TEX_CONST__SHIFT) & A6XX_SP_VS_TEX_CONST__MASK; } #define REG_A6XX_SP_HS_TEX_CONST 0x0000a8aa #define A6XX_SP_HS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_HS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_HS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_HS_TEX_CONST__SHIFT) & A6XX_SP_HS_TEX_CONST__MASK; } #define REG_A6XX_SP_DS_TEX_CONST 0x0000a8ac #define A6XX_SP_DS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_DS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_DS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_DS_TEX_CONST__SHIFT) & A6XX_SP_DS_TEX_CONST__MASK; } #define REG_A6XX_SP_GS_TEX_CONST 0x0000a8ae #define A6XX_SP_GS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_GS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_GS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_GS_TEX_CONST__SHIFT) & A6XX_SP_GS_TEX_CONST__MASK; } #define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000 #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20 static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val) { return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK; } #define A6XX_SP_FS_CTRL_REG0_UNK21 0x00200000 #define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000 #define A6XX_SP_FS_CTRL_REG0_DIFF_FINE 0x00800000 #define A6XX_SP_FS_CTRL_REG0_UNK24 0x01000000 #define A6XX_SP_FS_CTRL_REG0_UNK25 0x02000000 #define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000 #define A6XX_SP_FS_CTRL_REG0_UNK27__MASK 0x18000000 #define A6XX_SP_FS_CTRL_REG0_UNK27__SHIFT 27 static inline uint32_t A6XX_SP_FS_CTRL_REG0_UNK27(uint32_t val) { return ((val) << A6XX_SP_FS_CTRL_REG0_UNK27__SHIFT) & A6XX_SP_FS_CTRL_REG0_UNK27__MASK; } #define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000 #define A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_FS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_FS_BRANCH_COND 0x0000a981 #define REG_A6XX_SP_FS_OBJ_FIRST_EXEC_OFFSET 0x0000a982 #define REG_A6XX_SP_FS_OBJ_START 0x0000a983 #define A6XX_SP_FS_OBJ_START__MASK 0xffffffff #define A6XX_SP_FS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_FS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_FS_OBJ_START__SHIFT) & A6XX_SP_FS_OBJ_START__MASK; } #define REG_A6XX_SP_FS_PVT_MEM_PARAM 0x0000a985 #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_FS_PVT_MEM_ADDR 0x0000a986 #define A6XX_SP_FS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_FS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_FS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_FS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_FS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_FS_PVT_MEM_SIZE 0x0000a988 #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_FS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_BLEND_CNTL 0x0000a989 #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT 0 static inline uint32_t A6XX_SP_BLEND_CNTL_ENABLE_BLEND(uint32_t val) { return ((val) << A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK; } #define A6XX_SP_BLEND_CNTL_UNK8 0x00000100 #define A6XX_SP_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200 #define A6XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400 #define REG_A6XX_SP_SRGB_CNTL 0x0000a98a #define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001 #define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002 #define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004 #define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008 #define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010 #define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020 #define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040 #define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080 #define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0 #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00 #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000 #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000 #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000 #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000 #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK; } #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000 #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28 static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val) { return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK; } #define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c #define A6XX_SP_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00 #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val) { return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK; } #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK 0x00ff0000 #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT 16 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID(uint32_t val) { return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK; } #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK 0xff000000 #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT 24 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID(uint32_t val) { return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK; } #define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0 static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val) { return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK; } static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; } static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; } #define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff #define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0 static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val) { return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK; } #define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100 static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; } #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0 static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK; } #define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100 #define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200 #define A6XX_SP_FS_MRT_REG_UNK10 0x00000400 #define REG_A6XX_SP_FS_PREFETCH_CNTL 0x0000a99e #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK 0x00000007 #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT 0 static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_COUNT(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK; } #define A6XX_SP_FS_PREFETCH_CNTL_UNK3 0x00000008 #define A6XX_SP_FS_PREFETCH_CNTL_UNK4__MASK 0x00000ff0 #define A6XX_SP_FS_PREFETCH_CNTL_UNK4__SHIFT 4 static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_UNK4(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CNTL_UNK4__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_UNK4__MASK; } #define A6XX_SP_FS_PREFETCH_CNTL_UNK12__MASK 0x00007000 #define A6XX_SP_FS_PREFETCH_CNTL_UNK12__SHIFT 12 static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_UNK12(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CNTL_UNK12__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_UNK12__MASK; } static inline uint32_t REG_A6XX_SP_FS_PREFETCH(uint32_t i0) { return 0x0000a99f + 0x1*i0; } static inline uint32_t REG_A6XX_SP_FS_PREFETCH_CMD(uint32_t i0) { return 0x0000a99f + 0x1*i0; } #define A6XX_SP_FS_PREFETCH_CMD_SRC__MASK 0x0000007f #define A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT 0 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SRC(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SRC__MASK; } #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK 0x00000780 #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT 7 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SAMP_ID(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK; } #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK 0x0000f800 #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT 11 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_TEX_ID(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK; } #define A6XX_SP_FS_PREFETCH_CMD_DST__MASK 0x003f0000 #define A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT 16 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_DST(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_DST__MASK; } #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK 0x03c00000 #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT 22 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_WRMASK(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK; } #define A6XX_SP_FS_PREFETCH_CMD_HALF 0x04000000 #define A6XX_SP_FS_PREFETCH_CMD_CMD__MASK 0xf8000000 #define A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT 27 static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_CMD(uint32_t val) { return ((val) << A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_CMD__MASK; } static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; } static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH_CMD(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; } #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK 0x0000ffff #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT 0 static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID(uint32_t val) { return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK; } #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK 0xffff0000 #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT 16 static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID(uint32_t val) { return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK; } #define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7 #define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8 #define REG_A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET 0x0000a9a9 #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000 #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20 static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val) { return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK; } #define A6XX_SP_CS_CTRL_REG0_UNK21 0x00200000 #define A6XX_SP_CS_CTRL_REG0_UNK22 0x00400000 #define A6XX_SP_CS_CTRL_REG0_SEPARATEPROLOG 0x00800000 #define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000 #define A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK 0x00000001 #define A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT 0 static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val) { return ((val) << A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK; } #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1 static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK; } #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80 #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7 static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val) { return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK; } #define A6XX_SP_CS_CTRL_REG0_UNK13 0x00002000 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000 #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14 static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val) { return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK; } #define REG_A6XX_SP_CS_UNKNOWN_A9B1 0x0000a9b1 #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK 0x0000001f #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT 0 static inline uint32_t A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE(uint32_t val) { return ((val) << A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT) & A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK; } #define A6XX_SP_CS_UNKNOWN_A9B1_UNK5 0x00000020 #define A6XX_SP_CS_UNKNOWN_A9B1_UNK6 0x00000040 #define REG_A6XX_SP_CS_BRANCH_COND 0x0000a9b2 #define REG_A6XX_SP_CS_OBJ_FIRST_EXEC_OFFSET 0x0000a9b3 #define REG_A6XX_SP_CS_OBJ_START 0x0000a9b4 #define A6XX_SP_CS_OBJ_START__MASK 0xffffffff #define A6XX_SP_CS_OBJ_START__SHIFT 0 static inline uint32_t A6XX_SP_CS_OBJ_START(uint32_t val) { return ((val) << A6XX_SP_CS_OBJ_START__SHIFT) & A6XX_SP_CS_OBJ_START__MASK; } #define REG_A6XX_SP_CS_PVT_MEM_PARAM 0x0000a9b6 #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0 static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val) { return ((val >> 9) << A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK; } #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000 #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24 static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val) { return ((val) << A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK; } #define REG_A6XX_SP_CS_PVT_MEM_ADDR 0x0000a9b7 #define A6XX_SP_CS_PVT_MEM_ADDR__MASK 0xffffffff #define A6XX_SP_CS_PVT_MEM_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_CS_PVT_MEM_ADDR(uint32_t val) { return ((val) << A6XX_SP_CS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_CS_PVT_MEM_ADDR__MASK; } #define REG_A6XX_SP_CS_PVT_MEM_SIZE 0x0000a9b9 #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0 static inline uint32_t A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val) { return ((val >> 12) << A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK; } #define A6XX_SP_CS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000 #define REG_A6XX_SP_CS_TEX_COUNT 0x0000a9ba #define REG_A6XX_SP_CS_CONFIG 0x0000a9bb #define A6XX_SP_CS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_CS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_CS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_CS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_CS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_CS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_CS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_CS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_CS_CONFIG_NTEX__SHIFT) & A6XX_SP_CS_CONFIG_NTEX__MASK; } #define A6XX_SP_CS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_CS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_CS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_CS_CONFIG_NSAMP__SHIFT) & A6XX_SP_CS_CONFIG_NSAMP__MASK; } #define A6XX_SP_CS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_CS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_CS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_CS_CONFIG_NIBO__SHIFT) & A6XX_SP_CS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc #define REG_A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET 0x0000a9bd #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0 static inline uint32_t A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val) { return ((val >> 11) << A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK; } #define REG_A6XX_SP_CS_CNTL_0 0x0000a9c2 #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT 0 static inline uint32_t A6XX_SP_CS_CNTL_0_WGIDCONSTID(uint32_t val) { return ((val) << A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK; } #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00 #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT 8 static inline uint32_t A6XX_SP_CS_CNTL_0_WGSIZECONSTID(uint32_t val) { return ((val) << A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK; } #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000 #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16 static inline uint32_t A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val) { return ((val) << A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK; } #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000 #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT 24 static inline uint32_t A6XX_SP_CS_CNTL_0_LOCALIDREGID(uint32_t val) { return ((val) << A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK; } #define REG_A6XX_SP_CS_CNTL_1 0x0000a9c3 #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0 static inline uint32_t A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val) { return ((val) << A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK; } #define A6XX_SP_CS_CNTL_1_SINGLE_SP_CORE 0x00000100 #define A6XX_SP_CS_CNTL_1_THREADSIZE__MASK 0x00000200 #define A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT 9 static inline uint32_t A6XX_SP_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val) { return ((val) << A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_SP_CS_CNTL_1_THREADSIZE__MASK; } #define A6XX_SP_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400 #define REG_A6XX_SP_FS_TEX_SAMP 0x0000a9e0 #define A6XX_SP_FS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_FS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_FS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_FS_TEX_SAMP__SHIFT) & A6XX_SP_FS_TEX_SAMP__MASK; } #define REG_A6XX_SP_CS_TEX_SAMP 0x0000a9e2 #define A6XX_SP_CS_TEX_SAMP__MASK 0xffffffff #define A6XX_SP_CS_TEX_SAMP__SHIFT 0 static inline uint32_t A6XX_SP_CS_TEX_SAMP(uint32_t val) { return ((val) << A6XX_SP_CS_TEX_SAMP__SHIFT) & A6XX_SP_CS_TEX_SAMP__MASK; } #define REG_A6XX_SP_FS_TEX_CONST 0x0000a9e4 #define A6XX_SP_FS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_FS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_FS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_FS_TEX_CONST__SHIFT) & A6XX_SP_FS_TEX_CONST__MASK; } #define REG_A6XX_SP_CS_TEX_CONST 0x0000a9e6 #define A6XX_SP_CS_TEX_CONST__MASK 0xffffffff #define A6XX_SP_CS_TEX_CONST__SHIFT 0 static inline uint32_t A6XX_SP_CS_TEX_CONST(uint32_t val) { return ((val) << A6XX_SP_CS_TEX_CONST__SHIFT) & A6XX_SP_CS_TEX_CONST__MASK; } static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; } static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; } #define REG_A6XX_SP_CS_IBO 0x0000a9f2 #define A6XX_SP_CS_IBO__MASK 0xffffffff #define A6XX_SP_CS_IBO__SHIFT 0 static inline uint32_t A6XX_SP_CS_IBO(uint32_t val) { return ((val) << A6XX_SP_CS_IBO__SHIFT) & A6XX_SP_CS_IBO__MASK; } #define REG_A6XX_SP_CS_IBO_COUNT 0x0000aa00 #define REG_A6XX_SP_MODE_CONTROL 0x0000ab00 #define A6XX_SP_MODE_CONTROL_CONSTANT_DEMOTION_ENABLE 0x00000001 #define A6XX_SP_MODE_CONTROL_ISAMMODE__MASK 0x00000006 #define A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT 1 static inline uint32_t A6XX_SP_MODE_CONTROL_ISAMMODE(enum a6xx_isam_mode val) { return ((val) << A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT) & A6XX_SP_MODE_CONTROL_ISAMMODE__MASK; } #define A6XX_SP_MODE_CONTROL_SHARED_CONSTS_ENABLE 0x00000008 #define REG_A6XX_SP_FS_CONFIG 0x0000ab04 #define A6XX_SP_FS_CONFIG_BINDLESS_TEX 0x00000001 #define A6XX_SP_FS_CONFIG_BINDLESS_SAMP 0x00000002 #define A6XX_SP_FS_CONFIG_BINDLESS_IBO 0x00000004 #define A6XX_SP_FS_CONFIG_BINDLESS_UBO 0x00000008 #define A6XX_SP_FS_CONFIG_ENABLED 0x00000100 #define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00 #define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9 static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val) { return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK; } #define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x003e0000 #define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17 static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val) { return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK; } #define A6XX_SP_FS_CONFIG_NIBO__MASK 0x1fc00000 #define A6XX_SP_FS_CONFIG_NIBO__SHIFT 22 static inline uint32_t A6XX_SP_FS_CONFIG_NIBO(uint32_t val) { return ((val) << A6XX_SP_FS_CONFIG_NIBO__SHIFT) & A6XX_SP_FS_CONFIG_NIBO__MASK; } #define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05 static inline uint32_t REG_A6XX_SP_BINDLESS_BASE(uint32_t i0) { return 0x0000ab10 + 0x2*i0; } static inline uint32_t REG_A6XX_SP_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000ab10 + 0x2*i0; } #define REG_A6XX_SP_IBO 0x0000ab1a #define A6XX_SP_IBO__MASK 0xffffffff #define A6XX_SP_IBO__SHIFT 0 static inline uint32_t A6XX_SP_IBO(uint32_t val) { return ((val) << A6XX_SP_IBO__SHIFT) & A6XX_SP_IBO__MASK; } #define REG_A6XX_SP_IBO_COUNT 0x0000ab20 #define REG_A6XX_SP_2D_DST_FORMAT 0x0000acc0 #define A6XX_SP_2D_DST_FORMAT_NORM 0x00000001 #define A6XX_SP_2D_DST_FORMAT_SINT 0x00000002 #define A6XX_SP_2D_DST_FORMAT_UINT 0x00000004 #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK 0x000007f8 #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT 3 static inline uint32_t A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT) & A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK; } #define A6XX_SP_2D_DST_FORMAT_SRGB 0x00000800 #define A6XX_SP_2D_DST_FORMAT_MASK__MASK 0x0000f000 #define A6XX_SP_2D_DST_FORMAT_MASK__SHIFT 12 static inline uint32_t A6XX_SP_2D_DST_FORMAT_MASK(uint32_t val) { return ((val) << A6XX_SP_2D_DST_FORMAT_MASK__SHIFT) & A6XX_SP_2D_DST_FORMAT_MASK__MASK; } #define REG_A6XX_SP_UNKNOWN_AE00 0x0000ae00 #define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01 #define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02 #define REG_A6XX_SP_CHICKEN_BITS 0x0000ae03 #define REG_A6XX_SP_FLOAT_CNTL 0x0000ae04 #define A6XX_SP_FLOAT_CNTL_F16_NO_INF 0x00000008 #define REG_A6XX_SP_PERFCTR_ENABLE 0x0000ae0f #define A6XX_SP_PERFCTR_ENABLE_VS 0x00000001 #define A6XX_SP_PERFCTR_ENABLE_HS 0x00000002 #define A6XX_SP_PERFCTR_ENABLE_DS 0x00000004 #define A6XX_SP_PERFCTR_ENABLE_GS 0x00000008 #define A6XX_SP_PERFCTR_ENABLE_FS 0x00000010 #define A6XX_SP_PERFCTR_ENABLE_CS 0x00000020 static inline uint32_t REG_A6XX_SP_PERFCTR_SP_SEL(uint32_t i0) { return 0x0000ae10 + 0x1*i0; } #define REG_A6XX_SP_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22 #define REG_A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR 0x0000b180 #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR(uint32_t val) { return ((val) << A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK; } #define REG_A6XX_SP_UNKNOWN_B182 0x0000b182 #define REG_A6XX_SP_UNKNOWN_B183 0x0000b183 #define REG_A6XX_SP_UNKNOWN_B190 0x0000b190 #define REG_A6XX_SP_UNKNOWN_B191 0x0000b191 #define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK 0x0000000c #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT 2 static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_UNK2(uint32_t val) { return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK; } #define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003 #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0 static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK; } #define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004 #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR 0x0000b302 #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0 static inline uint32_t A6XX_SP_TP_BORDER_COLOR_BASE_ADDR(uint32_t val) { return ((val) << A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK; } #define REG_A6XX_SP_TP_SAMPLE_CONFIG 0x0000b304 #define A6XX_SP_TP_SAMPLE_CONFIG_UNK0 0x00000001 #define A6XX_SP_TP_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002 #define REG_A6XX_SP_TP_SAMPLE_LOCATION_0 0x0000b305 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK; } #define REG_A6XX_SP_TP_SAMPLE_LOCATION_1 0x0000b306 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK; } #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000 #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28 static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val) { return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK; } #define REG_A6XX_SP_TP_WINDOW_OFFSET 0x0000b307 #define A6XX_SP_TP_WINDOW_OFFSET_X__MASK 0x00003fff #define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT 0 static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val) { return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK; } #define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK 0x3fff0000 #define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT 16 static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val) { return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK; } #define REG_A6XX_SP_TP_MODE_CNTL 0x0000b309 #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK 0x00000003 #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT 0 static inline uint32_t A6XX_SP_TP_MODE_CNTL_ISAMMODE(enum a6xx_isam_mode val) { return ((val) << A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT) & A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK; } #define A6XX_SP_TP_MODE_CNTL_UNK3__MASK 0x000000fc #define A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT 2 static inline uint32_t A6XX_SP_TP_MODE_CNTL_UNK3(uint32_t val) { return ((val) << A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT) & A6XX_SP_TP_MODE_CNTL_UNK3__MASK; } #define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_format val) { return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK; } #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300 #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val) { return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK; } #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00 #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK; } #define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000 #define A6XX_SP_PS_2D_SRC_INFO_SRGB 0x00002000 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK 0x0000c000 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT 14 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK; } #define A6XX_SP_PS_2D_SRC_INFO_FILTER 0x00010000 #define A6XX_SP_PS_2D_SRC_INFO_UNK17 0x00020000 #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES_AVERAGE 0x00040000 #define A6XX_SP_PS_2D_SRC_INFO_UNK19 0x00080000 #define A6XX_SP_PS_2D_SRC_INFO_UNK20 0x00100000 #define A6XX_SP_PS_2D_SRC_INFO_UNK21 0x00200000 #define A6XX_SP_PS_2D_SRC_INFO_UNK22 0x00400000 #define A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK 0x07800000 #define A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT 23 static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_UNK23(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK; } #define A6XX_SP_PS_2D_SRC_INFO_UNK28 0x10000000 #define REG_A6XX_SP_PS_2D_SRC_SIZE 0x0000b4c1 #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK 0x00007fff #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK; } #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK 0x3fff8000 #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT 15 static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK; } #define REG_A6XX_SP_PS_2D_SRC 0x0000b4c2 #define A6XX_SP_PS_2D_SRC__MASK 0xffffffff #define A6XX_SP_PS_2D_SRC__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC__SHIFT) & A6XX_SP_PS_2D_SRC__MASK; } #define REG_A6XX_SP_PS_2D_SRC_PITCH 0x0000b4c4 #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK 0x000001ff #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_UNK0(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK; } #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK 0x00fffe00 #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT 9 static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val) { return ((val >> 6) << A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK; } #define REG_A6XX_SP_PS_2D_SRC_PLANE1 0x0000b4c5 #define A6XX_SP_PS_2D_SRC_PLANE1__MASK 0xffffffff #define A6XX_SP_PS_2D_SRC_PLANE1__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE1(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_PLANE1__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE1__MASK; } #define REG_A6XX_SP_PS_2D_SRC_PLANE_PITCH 0x0000b4c7 #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK 0x00000fff #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE_PITCH(uint32_t val) { return ((val >> 6) << A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK; } #define REG_A6XX_SP_PS_2D_SRC_PLANE2 0x0000b4c8 #define A6XX_SP_PS_2D_SRC_PLANE2__MASK 0xffffffff #define A6XX_SP_PS_2D_SRC_PLANE2__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE2(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_PLANE2__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE2__MASK; } #define REG_A6XX_SP_PS_2D_SRC_FLAGS 0x0000b4ca #define A6XX_SP_PS_2D_SRC_FLAGS__MASK 0xffffffff #define A6XX_SP_PS_2D_SRC_FLAGS__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS(uint32_t val) { return ((val) << A6XX_SP_PS_2D_SRC_FLAGS__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS__MASK; } #define REG_A6XX_SP_PS_2D_SRC_FLAGS_PITCH 0x0000b4cc #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK 0x000000ff #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT 0 static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS_PITCH(uint32_t val) { return ((val >> 6) << A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK; } #define REG_A6XX_SP_PS_UNKNOWN_B4CD 0x0000b4cd #define REG_A6XX_SP_PS_UNKNOWN_B4CE 0x0000b4ce #define REG_A6XX_SP_PS_UNKNOWN_B4CF 0x0000b4cf #define REG_A6XX_SP_PS_UNKNOWN_B4D0 0x0000b4d0 #define REG_A6XX_SP_WINDOW_OFFSET 0x0000b4d1 #define A6XX_SP_WINDOW_OFFSET_X__MASK 0x00003fff #define A6XX_SP_WINDOW_OFFSET_X__SHIFT 0 static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val) { return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK; } #define A6XX_SP_WINDOW_OFFSET_Y__MASK 0x3fff0000 #define A6XX_SP_WINDOW_OFFSET_Y__SHIFT 16 static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val) { return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK; } #define REG_A6XX_TPL1_DBG_ECO_CNTL 0x0000b600 #define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601 #define REG_A6XX_TPL1_UNKNOWN_B602 0x0000b602 #define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604 #define A6XX_TPL1_NC_MODE_CNTL_MODE 0x00000001 #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006 #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT 1 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT(uint32_t val) { return ((val) << A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK; } #define A6XX_TPL1_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008 #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000010 #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT 4 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT(uint32_t val) { return ((val) << A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK; } #define A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK 0x000000c0 #define A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT 6 static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UNK6(uint32_t val) { return ((val) << A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK; } #define REG_A6XX_TPL1_UNKNOWN_B605 0x0000b605 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_0 0x0000b608 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_1 0x0000b609 #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_2 0x0000b60a #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_3 0x0000b60b #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_4 0x0000b60c static inline uint32_t REG_A6XX_TPL1_PERFCTR_TP_SEL(uint32_t i0) { return 0x0000b610 + 0x1*i0; } #define REG_A6XX_HLSQ_VS_CNTL 0x0000b800 #define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_VS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_HS_CNTL 0x0000b801 #define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_HS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_DS_CNTL 0x0000b802 #define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_DS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_GS_CNTL 0x0000b803 #define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_GS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_CMD 0x0000b820 #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR 0x0000b821 #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK 0xffffffff #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT 0 static inline uint32_t A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR(uint32_t val) { return ((val) << A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK; } #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_DATA 0x0000b823 #define REG_A6XX_HLSQ_FS_CNTL_0 0x0000b980 #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK 0x00000001 #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT 0 static inline uint32_t A6XX_HLSQ_FS_CNTL_0_THREADSIZE(enum a6xx_threadsize val) { return ((val) << A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT) & A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK; } #define A6XX_HLSQ_FS_CNTL_0_VARYINGS 0x00000002 #define A6XX_HLSQ_FS_CNTL_0_UNK2__MASK 0x00000ffc #define A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT 2 static inline uint32_t A6XX_HLSQ_FS_CNTL_0_UNK2(uint32_t val) { return ((val) << A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT) & A6XX_HLSQ_FS_CNTL_0_UNK2__MASK; } #define REG_A6XX_HLSQ_UNKNOWN_B981 0x0000b981 #define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982 #define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983 #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK; } #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK; } #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000 #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK; } #define A6XX_HLSQ_CONTROL_2_REG_SIZE__MASK 0xff000000 #define A6XX_HLSQ_CONTROL_2_REG_SIZE__SHIFT 24 static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SIZE(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_2_REG_SIZE__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SIZE__MASK; } #define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK 0x000000ff #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT 0 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK; } #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK 0x0000ff00 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT 8 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK; } #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK 0x00ff0000 #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT 16 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK; } #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK 0xff000000 #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT 24 static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK; } #define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985 #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK 0x000000ff #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT 0 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK; } #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK 0x0000ff00 #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT 8 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK; } #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000 #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK; } #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000 #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24 static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK; } #define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986 #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK 0x000000ff #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT 0 static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK; } #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK 0x0000ff00 #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT 8 static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK; } #define REG_A6XX_HLSQ_CS_CNTL 0x0000b987 #define A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_CS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003 #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK; } #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK; } #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK; } #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000 #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991 #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992 #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993 #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994 #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995 #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK; } #define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996 #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val) { return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK; } #define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997 #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val) { return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK; } #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00 #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT 8 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID(uint32_t val) { return ((val) << A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK; } #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000 #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val) { return ((val) << A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK; } #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000 #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24 static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK; } #define REG_A6XX_HLSQ_CS_CNTL_1 0x0000b998 #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val) { return ((val) << A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK; } #define A6XX_HLSQ_CS_CNTL_1_SINGLE_SP_CORE 0x00000100 #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK 0x00000200 #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT 9 static inline uint32_t A6XX_HLSQ_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val) { return ((val) << A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK; } #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999 #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_CMD 0x0000b9a0 #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR 0x0000b9a1 #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK 0xffffffff #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT 0 static inline uint32_t A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR(uint32_t val) { return ((val) << A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK; } #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_DATA 0x0000b9a3 static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; } static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; } #define REG_A6XX_HLSQ_CS_UNKNOWN_B9D0 0x0000b9d0 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK 0x0000001f #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT 0 static inline uint32_t A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE(uint32_t val) { return ((val) << A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT) & A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK; } #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK5 0x00000020 #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK6 0x00000040 #define REG_A6XX_HLSQ_DRAW_CMD 0x0000bb00 #define A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK 0x000000ff #define A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT 0 static inline uint32_t A6XX_HLSQ_DRAW_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK; } #define REG_A6XX_HLSQ_DISPATCH_CMD 0x0000bb01 #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK 0x000000ff #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT 0 static inline uint32_t A6XX_HLSQ_DISPATCH_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK; } #define REG_A6XX_HLSQ_EVENT_CMD 0x0000bb02 #define A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK 0x00ff0000 #define A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT 16 static inline uint32_t A6XX_HLSQ_EVENT_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK; } #define A6XX_HLSQ_EVENT_CMD_EVENT__MASK 0x0000007f #define A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT 0 static inline uint32_t A6XX_HLSQ_EVENT_CMD_EVENT(enum vgt_event_type val) { return ((val) << A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_EVENT_CMD_EVENT__MASK; } #define REG_A6XX_HLSQ_INVALIDATE_CMD 0x0000bb08 #define A6XX_HLSQ_INVALIDATE_CMD_VS_STATE 0x00000001 #define A6XX_HLSQ_INVALIDATE_CMD_HS_STATE 0x00000002 #define A6XX_HLSQ_INVALIDATE_CMD_DS_STATE 0x00000004 #define A6XX_HLSQ_INVALIDATE_CMD_GS_STATE 0x00000008 #define A6XX_HLSQ_INVALIDATE_CMD_FS_STATE 0x00000010 #define A6XX_HLSQ_INVALIDATE_CMD_CS_STATE 0x00000020 #define A6XX_HLSQ_INVALIDATE_CMD_CS_IBO 0x00000040 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_IBO 0x00000080 #define A6XX_HLSQ_INVALIDATE_CMD_CS_SHARED_CONST 0x00080000 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_SHARED_CONST 0x00000100 #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK 0x00003e00 #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT 9 static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS(uint32_t val) { return ((val) << A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK; } #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK 0x0007c000 #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT 14 static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS(uint32_t val) { return ((val) << A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK; } #define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10 #define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff #define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0 static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val) { return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK; } #define A6XX_HLSQ_FS_CNTL_ENABLED 0x00000100 #define REG_A6XX_HLSQ_SHARED_CONSTS 0x0000bb11 #define A6XX_HLSQ_SHARED_CONSTS_ENABLE 0x00000001 static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE(uint32_t i0) { return 0x0000bb20 + 0x2*i0; } static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000bb20 + 0x2*i0; } #define REG_A6XX_HLSQ_2D_EVENT_CMD 0x0000bd80 #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00 #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT 8 static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_STATE_ID(uint32_t val) { return ((val) << A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK; } #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK 0x0000007f #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT 0 static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_EVENT(enum vgt_event_type val) { return ((val) << A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK; } #define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00 #define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01 #define REG_A6XX_HLSQ_UNKNOWN_BE04 0x0000be04 #define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05 #define REG_A6XX_HLSQ_UNKNOWN_BE08 0x0000be08 static inline uint32_t REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL(uint32_t i0) { return 0x0000be10 + 0x1*i0; } #define REG_A6XX_HLSQ_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22 #define REG_A6XX_CP_EVENT_START 0x0000d600 #define A6XX_CP_EVENT_START_STATE_ID__MASK 0x000000ff #define A6XX_CP_EVENT_START_STATE_ID__SHIFT 0 static inline uint32_t A6XX_CP_EVENT_START_STATE_ID(uint32_t val) { return ((val) << A6XX_CP_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_EVENT_START_STATE_ID__MASK; } #define REG_A6XX_CP_EVENT_END 0x0000d601 #define A6XX_CP_EVENT_END_STATE_ID__MASK 0x000000ff #define A6XX_CP_EVENT_END_STATE_ID__SHIFT 0 static inline uint32_t A6XX_CP_EVENT_END_STATE_ID(uint32_t val) { return ((val) << A6XX_CP_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_EVENT_END_STATE_ID__MASK; } #define REG_A6XX_CP_2D_EVENT_START 0x0000d700 #define A6XX_CP_2D_EVENT_START_STATE_ID__MASK 0x000000ff #define A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT 0 static inline uint32_t A6XX_CP_2D_EVENT_START_STATE_ID(uint32_t val) { return ((val) << A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_START_STATE_ID__MASK; } #define REG_A6XX_CP_2D_EVENT_END 0x0000d701 #define A6XX_CP_2D_EVENT_END_STATE_ID__MASK 0x000000ff #define A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT 0 static inline uint32_t A6XX_CP_2D_EVENT_END_STATE_ID(uint32_t val) { return ((val) << A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_END_STATE_ID__MASK; } #define REG_A6XX_TEX_SAMP_0 0x00000000 #define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001 #define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006 #define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1 static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val) { return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK; } #define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018 #define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3 static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val) { return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK; } #define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0 #define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val) { return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK; } #define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700 #define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val) { return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK; } #define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800 #define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11 static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val) { return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK; } #define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000 #define A6XX_TEX_SAMP_0_ANISO__SHIFT 14 static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val) { return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK; } #define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000 #define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19 static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val) { return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK; } #define REG_A6XX_TEX_SAMP_1 0x00000001 #define A6XX_TEX_SAMP_1_CLAMPENABLE 0x00000001 #define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e #define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1 static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val) { return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK; } #define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010 #define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020 #define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040 #define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00 #define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8 static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val) { return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK; } #define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000 #define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20 static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val) { return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK; } #define REG_A6XX_TEX_SAMP_2 0x00000002 #define A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK 0x00000003 #define A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT 0 static inline uint32_t A6XX_TEX_SAMP_2_REDUCTION_MODE(enum a6xx_reduction_mode val) { return ((val) << A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT) & A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK; } #define A6XX_TEX_SAMP_2_CHROMA_LINEAR 0x00000020 #define A6XX_TEX_SAMP_2_BCOLOR__MASK 0xffffff80 #define A6XX_TEX_SAMP_2_BCOLOR__SHIFT 7 static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR(uint32_t val) { return ((val) << A6XX_TEX_SAMP_2_BCOLOR__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR__MASK; } #define REG_A6XX_TEX_SAMP_3 0x00000003 #define REG_A6XX_TEX_CONST_0 0x00000000 #define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003 #define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val) { return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK; } #define A6XX_TEX_CONST_0_SRGB 0x00000004 #define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070 #define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val) { return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK; } #define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380 #define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val) { return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK; } #define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00 #define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val) { return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK; } #define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000 #define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13 static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val) { return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK; } #define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000 #define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16 static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val) { return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK; } #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_X 0x00010000 #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_Y 0x00040000 #define A6XX_TEX_CONST_0_SAMPLES__MASK 0x00300000 #define A6XX_TEX_CONST_0_SAMPLES__SHIFT 20 static inline uint32_t A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val) { return ((val) << A6XX_TEX_CONST_0_SAMPLES__SHIFT) & A6XX_TEX_CONST_0_SAMPLES__MASK; } #define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000 #define A6XX_TEX_CONST_0_FMT__SHIFT 22 static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_format val) { return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK; } #define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000 #define A6XX_TEX_CONST_0_SWAP__SHIFT 30 static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val) { return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK; } #define REG_A6XX_TEX_CONST_1 0x00000001 #define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff #define A6XX_TEX_CONST_1_WIDTH__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val) { return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK; } #define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000 #define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15 static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val) { return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK; } #define REG_A6XX_TEX_CONST_2 0x00000002 #define A6XX_TEX_CONST_2_BUFFER 0x00000010 #define A6XX_TEX_CONST_2_PITCHALIGN__MASK 0x0000000f #define A6XX_TEX_CONST_2_PITCHALIGN__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_2_PITCHALIGN(uint32_t val) { return ((val) << A6XX_TEX_CONST_2_PITCHALIGN__SHIFT) & A6XX_TEX_CONST_2_PITCHALIGN__MASK; } #define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80 #define A6XX_TEX_CONST_2_PITCH__SHIFT 7 static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val) { return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK; } #define A6XX_TEX_CONST_2_TYPE__MASK 0xe0000000 #define A6XX_TEX_CONST_2_TYPE__SHIFT 29 static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val) { return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK; } #define REG_A6XX_TEX_CONST_3 0x00000003 #define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff #define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val) { return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK; } #define A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK 0x07800000 #define A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT 23 static inline uint32_t A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val) { return ((val >> 12) << A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT) & A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK; } #define A6XX_TEX_CONST_3_TILE_ALL 0x08000000 #define A6XX_TEX_CONST_3_FLAG 0x10000000 #define REG_A6XX_TEX_CONST_4 0x00000004 #define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0 #define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5 static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val) { return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK; } #define REG_A6XX_TEX_CONST_5 0x00000005 #define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff #define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val) { return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK; } #define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000 #define A6XX_TEX_CONST_5_DEPTH__SHIFT 17 static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val) { return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK; } #define REG_A6XX_TEX_CONST_6 0x00000006 #define A6XX_TEX_CONST_6_PLANE_PITCH__MASK 0xffffff00 #define A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT 8 static inline uint32_t A6XX_TEX_CONST_6_PLANE_PITCH(uint32_t val) { return ((val) << A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT) & A6XX_TEX_CONST_6_PLANE_PITCH__MASK; } #define REG_A6XX_TEX_CONST_7 0x00000007 #define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0 #define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5 static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val) { return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK; } #define REG_A6XX_TEX_CONST_8 0x00000008 #define A6XX_TEX_CONST_8_FLAG_HI__MASK 0x0001ffff #define A6XX_TEX_CONST_8_FLAG_HI__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val) { return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK; } #define REG_A6XX_TEX_CONST_9 0x00000009 #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK 0x0001ffff #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH(uint32_t val) { return ((val >> 4) << A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK; } #define REG_A6XX_TEX_CONST_10 0x0000000a #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK 0x0000007f #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT 0 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH(uint32_t val) { return ((val >> 6) << A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK; } #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK 0x00000f00 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT 8 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW(uint32_t val) { return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK; } #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK 0x0000f000 #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT 12 static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH(uint32_t val) { return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK; } #define REG_A6XX_TEX_CONST_11 0x0000000b #define REG_A6XX_TEX_CONST_12 0x0000000c #define REG_A6XX_TEX_CONST_13 0x0000000d #define REG_A6XX_TEX_CONST_14 0x0000000e #define REG_A6XX_TEX_CONST_15 0x0000000f #define REG_A6XX_UBO_0 0x00000000 #define A6XX_UBO_0_BASE_LO__MASK 0xffffffff #define A6XX_UBO_0_BASE_LO__SHIFT 0 static inline uint32_t A6XX_UBO_0_BASE_LO(uint32_t val) { return ((val) << A6XX_UBO_0_BASE_LO__SHIFT) & A6XX_UBO_0_BASE_LO__MASK; } #define REG_A6XX_UBO_1 0x00000001 #define A6XX_UBO_1_BASE_HI__MASK 0x0001ffff #define A6XX_UBO_1_BASE_HI__SHIFT 0 static inline uint32_t A6XX_UBO_1_BASE_HI(uint32_t val) { return ((val) << A6XX_UBO_1_BASE_HI__SHIFT) & A6XX_UBO_1_BASE_HI__MASK; } #define A6XX_UBO_1_SIZE__MASK 0xfffe0000 #define A6XX_UBO_1_SIZE__SHIFT 17 static inline uint32_t A6XX_UBO_1_SIZE(uint32_t val) { return ((val) << A6XX_UBO_1_SIZE__SHIFT) & A6XX_UBO_1_SIZE__MASK; } #define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00001140 #define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00001148 #define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00001540 #define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00001541 #define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00001542 #define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00001543 #define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00001544 #define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00001545 #define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00001572 #define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00001573 #define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00001574 #define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00001575 #define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00001576 #define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00001577 #define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000015a4 #define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000015a5 #define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000015a6 #define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000015a7 #define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000015a8 #define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000015a9 #define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000015d6 #define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000015d7 #define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000015d8 #define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000015d9 #define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000015da #define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000015db #define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x00000000 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00000000 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK 0x000000ff #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT 0 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK 0x0000ff00 #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT 8 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK; } #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00000001 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00000002 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00000003 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00000004 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK; } #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00000005 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000 #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK; } #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00000008 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00000009 #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0000000a #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0000000b #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0000000c #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0000000d #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0000000e #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0000000f #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000010 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK; } #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000011 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK; } #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000 #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28 static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val) { return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK; } #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000002f #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000030 #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_0 0x00000001 #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_1 0x00000002 #endif /* A6XX_XML */
Information contained on this website is for historical information purposes only and does not indicate or represent copyright ownership.
Created with Cregit http://github.com/cregit/cregit
Version 2.0-RC1